Asynchronous Interleaved Scan Architecture for On-line Built-in Self-test of Null Convention Logic

被引:0
|
作者
Nemati, Nastaran [1 ]
Reed, Mark C. [1 ]
Fant, Karl [2 ]
Beckett, Paul [3 ]
机构
[1] UNSW, Canberra, ACT, Australia
[2] Theseus Res Inc, Mountain View, CA USA
[3] RMIT, Melbourne, Vic, Australia
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work proposes asynchronous interleaved scan architecture (AISA) intended for the internal structure of online Built-in Self-test for Null Convention Logic (NCL) circuits. NCL is a robust asynchronous paradigm which can target devices for long-life missions and hard-to-access environments. However, on-line self-test methods adapted to match the characteristics of this important asynchronous method are not available currently. Existing test hardware for NCL is based on synchronous test elements. Such test hardware when used for on-line testing could introduce metastability issues and reduce the reliability of the highly robust NCL devices. We propose a scan architecture specifically designed for NCL circuits and demonstrate how this can be integrated into an on-line BIST architecture. Results for timing of the scan cell are shown with an average area overhead of 10%, which is only 35% of that of previous work [1]. Furthermore we do not need clock trees or double latches for sync/async interfaces.
引用
收藏
页码:746 / 749
页数:4
相关论文
共 50 条
  • [21] BUILT-IN SELF-TEST STRUCTURES
    MCCLUSKEY, EJ
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (02): : 29 - 36
  • [22] Economics of built-in self-test
    Ungar, LY
    Ambler, T
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2001, 18 (05): : 70 - 79
  • [23] On Built-In Self-Test for Adders
    Mary D. Pulukuri
    Charles E. Stroud
    [J]. Journal of Electronic Testing, 2009, 25 : 343 - 346
  • [24] On Built-In Self-Test for Multipliers
    Pulukuri, Mary D.
    Starr, George J.
    Stroud, Charles E.
    [J]. IEEE SOUTHEASTCON 2010: ENERGIZING OUR FUTURE, 2010, : 25 - 28
  • [25] BUILT-IN SELF-TEST TECHNIQUES
    MCCLUSKEY, EJ
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (02): : 21 - 28
  • [26] Fully Deterministic Storage Based Logic Built-In Self-Test
    Gopalsamy, Subashini
    Pomeranz, Irith
    [J]. 2023 IEEE 41ST VLSI TEST SYMPOSIUM, VTS, 2023,
  • [27] A Memory Built-In Self-Test Architecture for memories different in size
    Rao, Quan-Lin
    He, Chun
    Jia, Yu-Ming
    [J]. IEEE CIRCUITS AND SYSTEMS INTERNATIONAL CONFERENCE ON TESTING AND DIAGNOSIS, 2009, : 364 - 367
  • [28] Embryonic Architecture with Built-in Self-test and GA Evolved Data
    Malhotra, Gayatri
    Duraiswamy, Punithavathi
    Kishore, J. K.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2023, 69 (02) : 211 - 217
  • [29] Unified Fault Management Using Logic Built-In Self-Test and Logic Bitmap
    Kay, Douglas
    Tran, Lien
    Kamm, Matthias
    Orbon, Jacob
    [J]. 2009 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE, 2009, : 189 - +
  • [30] PSEUDORANDOM TESTING FOR BOUNDARY-SCAN DESIGN WITH BUILT-IN SELF-TEST
    NAGVAJARA, P
    KARPOVSKY, MG
    LEVITIN, LB
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 1991, 8 (03): : 58 - 65