Modeling of power distribution systems for high-performance microprocessors

被引:37
|
作者
Herrell, DJ [1 ]
Beker, B
机构
[1] Adv Micro Devices Inc, Austin, TX 78741 USA
[2] Univ S Carolina, Dept Elect & Comp Engn, Columbia, SC 29208 USA
来源
关键词
circuit-field based modeling and simulation; C4; power distribution; SPICE;
D O I
10.1109/6040.784471
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents approximate techniques for building models and simulating the response of power distribution systems for high-performance microprocessors. Several distributed equivalent SPICE circuit models were built by extracting the appropriate resistance, inductance, capacitance (RLC) component values using a combination of two-dimensional (2-D) and three-dimensional (3-D) quasi-static field solvers. They were used to assess how well such effects as system transfer impedance and transient characteristics can be predicted, The models include the chip, its controlled collapsed chip connection (C4) connections to the package, the power distribution structure in the package, connector and motherboard. It is found that the response of the entire power system can be treated as a second order system, by which the main features of the performance of the power delivery network are assessed. Samples of transient and frequency domain data for typical microprocessors are given and the effects of some design options are discussed, as are the tradeoffs in model complexity versus the gain of useful design information.
引用
收藏
页码:240 / 248
页数:9
相关论文
共 50 条
  • [21] Dynamic thermal management for high-performance microprocessors
    Brooks, D
    Martonosi, M
    HPCA: SEVENTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTING ARCHITECTURE, PROCEEDINGS, 2001, : 171 - 182
  • [22] HIGH-PERFORMANCE MICROPROCESSORS PUSH LIMITS OF VMEBUS
    CHILD, J
    COMPUTER DESIGN, 1991, 30 (05): : 105 - &
  • [23] Optimization of interconnect geometry for high-performance microprocessors
    Rahmat, K
    Oh, SY
    HEWLETT-PACKARD JOURNAL, 1997, 48 (02): : 78 - 83
  • [24] High-performance image computing with modern microprocessors
    Basoglu, C
    Kim, D
    Gove, RJ
    Kim, Y
    INTERNATIONAL JOURNAL OF IMAGING SYSTEMS AND TECHNOLOGY, 1998, 9 (06) : 407 - 415
  • [25] Omitting cache look-up for high-performance, low-power microprocessors
    Inoue, Koji
    Moshnyaga, Vasily G.
    Murakami, Kazuaki
    IEICE Transactions on Electronics, 2002, E85-C (02) : 279 - 287
  • [26] Power-aware out-of-order issue logic in high-performance microprocessors
    Weinraub, Yehuda Sadeh
    Weiss, Shlomo
    MICROPROCESSORS AND MICROSYSTEMS, 2006, 30 (07) : 457 - 467
  • [27] On tools for modeling high-performance embedded systems
    Nambiar, A
    Chaudhary, V
    EMBEDDED AND UBIQUITOUS COMPUTING - EUC 2005, 2005, 3824 : 360 - 370
  • [28] Omitting cache look-up for high-performance, low-power microprocessors
    Inoue, K
    Moshnyaga, VG
    Murakami, K
    IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (02): : 279 - 287
  • [29] Watt matters most? Design space exploration of high-performance microprocessors for power-performance efficiency
    Trancoso, Pedro
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2007, 16 (03) : 357 - 378
  • [30] IMPLEMENTATION OF OPTIMUM ESTIMATION ALGORITHMS OF HIGH-PERFORMANCE MICROPROCESSORS
    BOHN, EV
    ZUERCHER, H
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS AND CONTROL INSTRUMENTATION, 1978, 25 (04): : 334 - 339