Design of Schmitt Trigger Logic Gates Using DTMOS for Enhanced Electromagnetic Immunity of Subthreshold Circuits

被引:11
|
作者
Kim, Kyungsoo [1 ]
Kim, SoYoung [1 ]
机构
[1] Sungkyunkwan Univ, Coll Informat & Commun Engn, Suwon 440746, South Korea
基金
新加坡国家研究基金会;
关键词
Digital circuits; electromagnetic interference (EMI); hysteresis; immunity; Schmitt trigger; EMI SUSCEPTIBILITY;
D O I
10.1109/TEMC.2015.2427992
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents subthreshold digital circuit design and optimization method using Schmitt trigger logic gates for enhanced electromagnetic immunity. The proposed Schmitt trigger logic gates are based on a buffer design using dynamic threshold-voltage MOS for low-power operation. By expanding the Schmitt trigger to NAND/NOR gate, we can dramatically improve the noise immunity with much lower switching power consumption and significant area reduction compared with CMOS Schmitt triggers, at the expense of a slight increase in delay. Not only for the gate level, but also the circuit level immunity improvement is verified with ISCAS 85 benchmark. In addition, we propose a parameter to determine the optimal noise immunity considering the trade-off between immunity and performance. By using the proposed parameter, optimal hysteresis can be chosen for the reasonable performance deterioration.
引用
收藏
页码:963 / 972
页数:10
相关论文
共 50 条
  • [21] Design of Computing Circuits using Spatially Localized DNA Majority Logic Gates
    George, Aby K.
    Singh, Harpreet
    2017 IEEE INTERNATIONAL CONFERENCE ON REBOOTING COMPUTING (ICRC), 2017, : 314 - 320
  • [22] ON THE DESIGN OF CMOS TERNARY LOGIC-CIRCUITS USING T-GATES
    CHEW, BP
    MOUFTAH, HT
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1987, 63 (02) : 229 - 239
  • [23] DESIGN OF TERNARY LOGIC CIRCUITS USING M-NAND AND NOT GATES.
    Odaka, Akio
    Satoh, Kunio
    1600, (16):
  • [25] Design of Subthreshold Adiabatic Logic based Combinational and Sequential Circuits
    Kalyani, P.
    Kumar, P. Satish
    Sekhar, P. Chandra
    2017 INTERNATIONAL CONFERENCE ON EMERGING TRENDS & INNOVATION IN ICT (ICEI), 2017, : 9 - 14
  • [26] Design Method of Single-Flux-Quantum Logic Circuits Using Dynamically Reconfigurable Logic Gates
    Nishimoto, Shohei
    Yamanashi, Yuki
    Yoshikawa, Nobuyuki
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2015, 25 (03)
  • [27] A New Design Technique for Low Power Subthreshold Logic Circuits with Enhanced Robustness Against Process Variations
    Majidi, Sareh
    Maymandi-nejad, Mohammad
    2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
  • [28] Soft error hardened voltage bootstrapped Schmitt trigger design for reliable circuits
    Gupta, Neha
    Shah, Ambika Prasad
    Kumar, Rana Sagar
    Raut, Gopal
    Dhakad, Narendra Singh
    Vishvakarma, Santosh Kumar
    Microelectronics Reliability, 2021, 117
  • [29] Soft error hardened voltage bootstrapped Schmitt trigger design for reliable circuits
    Gupta, Neha
    Shah, Ambika Prasad
    Kumar, Rana Sagar
    Raut, Gopal
    Dhakad, Narendra Singh
    Vishvakarma, Santosh Kumar
    MICROELECTRONICS RELIABILITY, 2021, 117
  • [30] Circuit design using Schmitt Trigger to reliability improvement
    Zimpeck, A. L.
    Meinhardt, C.
    Artola, L.
    Hubert, G.
    Kastensmidt, F. L.
    Reis, R. A. L.
    MICROELECTRONICS RELIABILITY, 2020, 114