Approximate Wireless Networks-on-Chip

被引:0
|
作者
Ascia, Giuseppe [1 ]
Catania, Vincenzo [1 ]
Monteleone, Salvatore [1 ]
Palesi, Maurizio [1 ]
Patti, Davide [1 ]
Jose, John [2 ]
机构
[1] Univ Catania, Dept Elect Elect & Comp Engn, Catania, Italy
[2] Indian Inst Technol Guwahati, Dept Comp Sci & Engn, Gauhati, Assam, India
关键词
Approximate communication; wireless network-on-chip; energy saving; NOC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Thanks to the forgiving nature of the emerging recognition, mining and synthesis applications, approximate computing (AC) has been recently rediscovered as a viable technique for improving the performance of computing systems. Although the application of AC techniques has, in several cases, an indirect positive effect on the performance of the on-chip communication sub-system, there are only few works aimed at proposing AC techniques specifically designed to improve the efficiency of the on-chip communication fabric. This paper introduces the concept of approximate communication in the context of wireless network-on-chip (WiNoC) architectures. This paper presents a technique through which the programmer can annotate those data structures of an application that, whenever affected by errors, do not impact the functionality of the application itself but only the quality of its outputs. Based on this annotation, the communications induced by the access to such data structures are realized with a reduced energy effort that, however, results to an increase of the probability for the data to be affected by errors. The underlying hardware mechanisms enabling the energy versus reliability trade-off are based on the dynamic link voltage swing and on the dynamic transmitting power tuning of the wired links and wireless transmissions, respectively. Both the hardware and software components needed for supporting the proposed technique are presented. The technique is assessed on a set of representative benchmarks and the energy saving vs. application output quality is discussed.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Self-calibrating networks-on-chip
    Worm, F
    Thiran, P
    de Micheli, G
    Ienne, P
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2361 - 2364
  • [22] Network Adapter for Secure Networks-on-Chip
    Haase, Julian
    Volkens, Nico
    Goehringer, Diana
    2024 IEEE INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS, IPDPSW 2024, 2024, : 192 - 192
  • [23] An Intelligent Deflection Router for Networks-on-Chip
    Radetzki, Martin
    Kohler, Adan
    PROCEEDINGS OF THE SEVENTH INTERNATIONAL WORKSHOP ON INTELLIGENT SOLUTIONS IN EMBEDDED SYSTEMS, 2009, : 57 - 62
  • [24] Methods for Fault Tolerance in Networks-on-Chip
    Radetzki, Martin
    Feng, Chaochao
    Zhao, Xueqian
    Jantsch, Axel
    ACM COMPUTING SURVEYS, 2013, 46 (01)
  • [25] Secure memory accesses on Networks-on-Chip
    Fiorin, Leandro
    Palermo, Gianluca
    Lukovic, Slobodan
    Catalano, Valerio
    Silvano, Cristina
    IEEE TRANSACTIONS ON COMPUTERS, 2008, 57 (09) : 1216 - 1229
  • [26] The 2023 Networks-on-Chip (NOCS) Symposium
    Pande, Partha Pratim
    IEEE DESIGN & TEST, 2023, 40 (06) : 4 - 4
  • [27] Performance analysis of networks-on-chip routers
    Elmiligi, Haytham
    Morgan, Ahmed A.
    El-Kharashi, M. Watheq
    Gebali, Fayez
    IDT 2007: SECOND INTERNATIONAL DESIGN AND TEST WORKSHOP, PROCEEDINGS, 2007, : 232 - +
  • [28] Optical routers for photonic networks-on-chip
    Yang, Lin
    Ji, Ruiqiang
    Zhang, Lei
    Tian, Yonghui
    Ding, Jianfeng
    Chen, Hongtao
    Lu, Yangyang
    Zhou, Ping
    Zhu, Weiwei
    OPTOELECTRONIC MATERIALS AND DEVICES VI, 2011, 8308
  • [29] A Markovian performance model for networks-on-chip
    Kiasari, A. E.
    Rahmati, D.
    Sarbazi-Azad, H.
    Hessabi, S.
    PROCEEDINGS OF THE 16TH EUROMICRO CONFERENCE ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, 2008, : 157 - +
  • [30] Modern architecture for photonic networks-on-chip
    Sharma, Kapil
    Sehgal, Vivek Kumar
    JOURNAL OF SUPERCOMPUTING, 2020, 76 (12): : 9901 - 9921