Logarithmic Multiplier in Hardware Implementation of Neural Networks

被引:0
|
作者
Lotric, Uros [1 ]
Bulic, Patricio [1 ]
机构
[1] Univ Ljubljana, Fac Comp & Informat Sci, Ljubljana 61000, Slovenia
关键词
Neural network; Iterative logarithmic multiplier; FPGA;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Neural networks on chip have found some niche areas of applications, ranging from massive consumer products requiring small costs to real-time systems requiring real time response. Speaking about latter, iterative logarithmic multipliers show a great potential in increasing performance of the hardware neural networks. By relatively reducing the size of the multiplication circuit, the concurrency and consequently the speed of the model can be greatly improved. The proposed hardware implementation of the multilayer perceptron with on chip learning ability confirms the potential of the concept. The experiments performed on a PROBEN1 benchmark dataset show that the adaptive nature of the proposed neural network model enables the compensation of the errors caused by inexact calculations by simultaneously increasing its performance and reducing power consumption.
引用
收藏
页码:158 / 168
页数:11
相关论文
共 50 条
  • [21] Implementation of artificial neural networks into hardware: Concepts and limitations
    Goser, KF
    MATHEMATICS AND COMPUTERS IN SIMULATION, 1996, 41 (1-2) : 161 - 171
  • [22] Efficient Hardware Implementation of Artificial Neural Networks on FPGA
    Khalil, Kasem
    Mohaidat, Tamador
    Darwich, Mahmoud
    Kumar, Ashok
    Bayoumi, Magdy
    2024 IEEE 6TH INTERNATIONAL CONFERENCE ON AI CIRCUITS AND SYSTEMS, AICAS 2024, 2024, : 233 - 237
  • [23] Reconfigurable hardware implementation of neural networks for humanoid locomotion
    Prieto, B
    de Lope, J
    Maravall, D
    ARTIFICIAL INTELLIGENCE AND KNOWLEDGE ENGINEERING APPLICATIONS: A BIOINSPIRED APPROACH, PT 2, PROCEEDINGS, 2005, 3562 : 395 - 404
  • [24] Hardware/software codesign for embedded implementation of neural networks
    Torres-Huitzil, Cesar
    Girau, Bernard
    Gauffriau, Adrien
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2007, 4419 : 167 - +
  • [25] Noise-Robust Hardware Implementation of Neural Networks
    Canals, Vincent
    Alomar, Miquel L.
    Morro, Antoni
    Oliver, Antoni
    Rossello, Josep L.
    2015 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS (IJCNN), 2015,
  • [26] A learning scheme for hardware implementation of feedforward neural networks
    Choi, MR
    INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE, VOL I AND II, 1999, : 508 - 512
  • [27] Hardware implementation of fast neural networks using CPLD
    Popescu, S
    NEUREL 2000: PROCEEDINGS OF THE 5TH SEMINAR ON NEURAL NETWORK APPLICATIONS IN ELECTRICAL ENGINEERING, 2000, : 121 - 124
  • [28] Hardware implementation of RRAM based binarized neural networks
    Huang, Peng
    Zhou, Zheng
    Zhang, Yizhou
    Xiang, Yachen
    Han, Runze
    Liu, Lifeng
    Liu, Xiaoyan
    Kang, Jinfeng
    APL MATERIALS, 2019, 7 (08)
  • [29] HARDWARE IMPLEMENTATION OF NEW ANALOG MEMORY FOR NEURAL NETWORKS
    NAKAJIMA, K
    SATO, S
    KITAURA, T
    MUROTA, J
    SAWADA, Y
    IEICE TRANSACTIONS ON ELECTRONICS, 1995, E78C (01) : 101 - 105
  • [30] Biologically inspired hardware implementation of neural networks with programmable conductance
    Han, I. S.
    2007 IEEE INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS, VOLS 1-6, 2007, : 2336 - 2340