Implementation of a High Speed Low power DSP Co-Processor based on Clock gating and Vedic Mathematics

被引:0
|
作者
Vaidya, Rashmi S. [1 ]
Ingale, Vaibhav A. [1 ]
Phad, Amol [1 ]
Shingare, Pratibha [1 ]
机构
[1] Coll Engn, Elect & Telecommun Dept, Pune, Maharashtra, India
来源
2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1 | 2016年
关键词
Vedic multiplier; Combinational delay; Clock gating; Urdhva Tiryakbhyam;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a computational technique called "Vedic Mathematics" coupled with clock gating for designing a DSP co-processor that is fast as compared to other processors having conventional multiplier designs. A processor's speed is essentially determined by the speed of its multiplier and MAC blocks. In this paper we have designed a high-speed 16x16 bit multiplier. This architecture employs the process of vertical and crossed multiplication of the multiplier and multiplicand. The code for the proposed Vedic multiplier is written in Verilog HDL language followed by synthesis using EDA tool, Xilinx ISE 14.3. Finally, a comparison is made between Vedic and booth multiplier. As expected, the performance of proposed design is found slightly better in terms of area (FPGA resources). The delay analysis of Vedic versus Booth multiplier shows that Vedic method provides for faster execution speeds[1].
引用
收藏
页码:836 / 839
页数:4
相关论文
共 50 条
  • [1] High Speed Multiplier Implementation Based on Vedic Mathematics
    Meghana, V.
    Sandhya, S.
    Aparna, R.
    Gururaj, C.
    2015 INTERNATIONAL CONFERENCE ON SMART SENSORS AND SYSTEMS (IC-SSS 2015), 2015,
  • [2] Implementation of HSSec: a high-speed cryptographic co-processor
    Kakarountas, A. P.
    Michail, H.
    Goutis, C. E.
    Efstathiou, C.
    ETFA 2007: 12TH IEEE INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES AND FACTORY AUTOMATION, VOLS 1-3, 2007, : 625 - +
  • [3] Design and Implementation of High-speed Configurable ECC Co-processor
    He, Ze
    Chen, Xiaowen
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 734 - 737
  • [4] Implementation Of 64Bit High Speed Multiplier For DSP Application-Based On Vedic Mathematics
    Jinesh, S.
    Ramesh, P.
    Thomas, Josmin
    TENCON 2015 - 2015 IEEE REGION 10 CONFERENCE, 2015,
  • [5] A low-power geometric mapping co-processor for high-speed graphics application
    Leeke, Selwyn
    Maharatna, Koushik
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3193 - +
  • [6] Vedic Mathematics Based 32-Bit Multiplier Design for High Speed Low Power Processors
    Saha, P.
    Banerjee, A.
    Dandapat, A.
    Bhattacharyya, P.
    INTERNATIONAL JOURNAL ON SMART SENSING AND INTELLIGENT SYSTEMS, 2011, 4 (02) : 268 - 284
  • [7] Low power network processor design using clock gating
    Luo, Y
    Yu, J
    Yang, J
    Bhuyan, L
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 712 - 715
  • [8] Design of a high speed string matching co-processor for NLP
    Murty, VS
    Raj, PCR
    Raman, S
    16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, : 183 - 188
  • [9] Design of a Low Power DSP with Distributed and Early Clock Gating
    王兵
    王琴
    彭瑞华
    付宇卓
    Journal of Shanghai Jiaotong University, 2007, (05) : 610 - 617
  • [10] Design of a low power DSP with distributed and early clock gating
    Wang, Bing
    Wang, Qin
    Peng, Rui-Hua
    Fu, Yu-Zhuo
    Journal of Shanghai Jiaotong University (Science), 2007, 12 E (05) : 610 - 617