CMOS High-Performance 5-2 and 6-2 Compressors for High-Speed Parallel Multipliers

被引:5
|
作者
Rahnamaei, Ali [1 ]
机构
[1] Islamic Azad Univ, Ardabil Branch, Dept Elect Engn, Ardebil, Iran
来源
INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS | 2020年 / 50卷 / 02期
关键词
6-2; compressor; 5-2; multiplier; CMOS; high-speed;
D O I
10.33180/InfMIDEM2020.204
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, the design procedure for high-speed 5-2 and 6-2 compressors, along with their analysis, has been discussed. With the help of the combinational logic consisting of the 4 2 compressor and 3 2 counter blocks, a high performance structure for 6-2 compressor has been achieved, which shows significant speed improvement over previous architectures. The optimization has been carried out by reducing the carry rippling issue between the adjacent compressor structures. Also, the help of some modifications, the proposed 6-2 compressor will turn into a 5-2 compressor where the latency of the critical path has considerably been reduced, illustrating the superiority of designed circuits. The corresponding latencies of the proposed 5-2 and 6-2 structures are equal to 3.5 and 4 XOR logic gates, respectively, demonstrating speed boosting of 15% and 20% compared to the best-reported architectures. In addition, the power consumption and the transistor count of proposed circuits are have remained at a moderate level. Therefore, by considering the Power-Delay Product (PDP), our work will be a good choice for high-speed parallel multiplier design. Post layout simulation results based on TSMC 90nm standard CMOS process and 0.9V power supply have been presented to confirm the correct functionality of the implemented compressors. These results have also been used as a fair comparison infrastructure between the proposed works and redesignated architectures of the previously reported schemes.
引用
收藏
页码:115 / 123
页数:9
相关论文
共 50 条
  • [31] High-performance electronic switches/routers for high-speed Internet
    Hamdi, M
    Blumenthal, DJ
    Chao, HJ
    Leonardi, E
    Qiao, CM
    Yun, KY
    Ramaswami, R
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2003, 21 (04) : 481 - 485
  • [32] A review of high-speed grinding and high-performance abrasive tools
    Krajnik, P
    Kopac, J
    STROJNISKI VESTNIK-JOURNAL OF MECHANICAL ENGINEERING, 2004, 50 (04): : 206 - 218
  • [33] HIGH-PERFORMANCE, HIGH-SPEED GPC - A SYSTEMS-APPROACH
    MILLER, RL
    HELLINGER, L
    KERBER, J
    ABSTRACTS OF PAPERS OF THE AMERICAN CHEMICAL SOCIETY, 1983, 185 (MAR): : 202 - ORPL
  • [34] AN APPROACH TO HIGH-PERFORMANCE, HIGH-SPEED DATA-NETWORKS
    FENDICK, KW
    MITRA, D
    MITRANI, I
    RODRIGUES, MA
    SEERY, JB
    WEISS, A
    IEEE COMMUNICATIONS MAGAZINE, 1991, 29 (10) : 74 - 82
  • [35] A high-speed and high-performance video format conversion system
    Chen, OTC
    Wang, KT
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 957 - 960
  • [36] Implementation of a High-Speed Flash ADC for High-Performance Pipeline ADCs in an 180nm CMOS Process
    Loehr, Robert
    Kempf, Markus
    Ohnhaeuser, Frank
    Roeber, Juergen
    Weigel, Robert
    Baenisch, Andreas
    2015 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2015, : 317 - 322
  • [37] Performance of a high-level parallel language on a high-speed network
    Bal, H
    Bhoedjang, R
    Hofman, R
    Jacobs, C
    Langendoen, K
    Ruhl, T
    Verstoep, K
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 1997, 40 (01) : 49 - 64
  • [38] BUILDING A HIGH-SPEED PACKET TRANSIT SWITCHING-SYSTEM - HIGH-PERFORMANCE HIGH-SPEED PACKET SWITCH
    HONDA, Y
    DOBASHI, T
    ASAMURA, M
    KAKIZAWA, H
    NTT REVIEW, 1992, 4 (05): : 51 - 55
  • [39] HIGH-SPEED BULK CMOS C2L MICROPROCESSOR
    DINGWALL, AGF
    STRICKER, RE
    SINNIGER, JO
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1977, 12 (05) : 457 - 462
  • [40] Parallel Converter Fed High-Performance PMSM Drive with Reduced Circulating Current Meant for High-Speed Applications
    Nariya, Drashti
    Panda, Ashish Kumar
    Tripathi, Avanish
    2022 IEEE 10TH POWER INDIA INTERNATIONAL CONFERENCE, PIICON, 2022,