CMOS High-Performance 5-2 and 6-2 Compressors for High-Speed Parallel Multipliers

被引:5
|
作者
Rahnamaei, Ali [1 ]
机构
[1] Islamic Azad Univ, Ardabil Branch, Dept Elect Engn, Ardebil, Iran
来源
INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS | 2020年 / 50卷 / 02期
关键词
6-2; compressor; 5-2; multiplier; CMOS; high-speed;
D O I
10.33180/InfMIDEM2020.204
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, the design procedure for high-speed 5-2 and 6-2 compressors, along with their analysis, has been discussed. With the help of the combinational logic consisting of the 4 2 compressor and 3 2 counter blocks, a high performance structure for 6-2 compressor has been achieved, which shows significant speed improvement over previous architectures. The optimization has been carried out by reducing the carry rippling issue between the adjacent compressor structures. Also, the help of some modifications, the proposed 6-2 compressor will turn into a 5-2 compressor where the latency of the critical path has considerably been reduced, illustrating the superiority of designed circuits. The corresponding latencies of the proposed 5-2 and 6-2 structures are equal to 3.5 and 4 XOR logic gates, respectively, demonstrating speed boosting of 15% and 20% compared to the best-reported architectures. In addition, the power consumption and the transistor count of proposed circuits are have remained at a moderate level. Therefore, by considering the Power-Delay Product (PDP), our work will be a good choice for high-speed parallel multiplier design. Post layout simulation results based on TSMC 90nm standard CMOS process and 0.9V power supply have been presented to confirm the correct functionality of the implemented compressors. These results have also been used as a fair comparison infrastructure between the proposed works and redesignated architectures of the previously reported schemes.
引用
收藏
页码:115 / 123
页数:9
相关论文
共 50 条
  • [21] Energy-Efficient and High-Speed Approximate Signed Multipliers with Sign-Focused Compressors
    Guo, Yi
    Sun, Heming
    Kimura, Shinji
    32ND IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (IEEE SOCC 2019), 2019, : 330 - 335
  • [22] High-speed, high-performance, high-voltage technologies converge
    Racanelli, Marco
    Electronic Design, 2006, 54 (21)
  • [23] High-speed architectures for GHASH based on efficient bit-parallel multipliers
    Wang, Jimei
    Shou, Guochu
    Hu, Yihong
    Guo, Zhigang
    2010 IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND INFORMATION SECURITY (WCNIS), VOL 1, 2010, : 582 - 586
  • [24] Circuit techniques for CMOS low-power high-performance multipliers
    AbuKhater, IS
    Bellaouar, A
    Elmasry, MI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (10) : 1535 - 1546
  • [25] High-speed parallel reconfigurable Fp multipliers for elliptic curve cryptography applications
    Javeed, Khalid
    Saeed, Kamran
    Gregg, David
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (04) : 1160 - 1173
  • [26] Performance Metrics of Inexact Multipliers Based on Approximate 5:2 Compressors
    Maddisetti, Lavanya
    Ravindra, J. V. R.
    2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2018, : 84 - 85
  • [27] A LOCAL DESCRIPTOR FOR HIGH-SPEED AND HIGH-PERFORMANCE PICTOGRAM MATCHING
    Aoki, Terumasa
    Kaminishi, Kurumi
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2017, : 1062 - 1066
  • [28] Winter workshops to feature high-speed/high-performance ships
    Sargent, DP
    NAVAL ENGINEERS JOURNAL, 2002, 114 (04) : 5 - 6
  • [29] Design of High-Performance Antenna System for High-Speed Railways
    Zheng, Wenrui
    Li, Hui
    PROGRESS IN ELECTROMAGNETICS RESEARCH-PIER, 2024, 179 : 71 - 81
  • [30] HIGH-PERFORMANCE CONNECTORS HANDLE HIGH-SPEED DIGITAL DEMANDS
    GRANITZ, RF
    I&CS-INSTRUMENTATION & CONTROL SYSTEMS, 1992, 65 (08): : 64 - 66