Generation of test sequences with low power dissipation for sequential circuits

被引:0
|
作者
Higami, Y [1 ]
Kobayashi, S [1 ]
Takamatsu, Y [1 ]
机构
[1] Ehime Univ, Dept Comp Sci, Matsuyama, Ehime 7908577, Japan
来源
关键词
LSI testing; sequential circuit; test generation; low power dissipation; stuck-at fault;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
When LSIs that are designed and manufactured for low power dissipation are tested, test vectors that make the power dissipation low should be applied. If test vectors that cause high power dissipation are applied, incorrect test results are obtained or circuits under test are permanently damaged. In this paper, we propose a method to generate test sequences with low power dissipation for sequential circuits. We assume test sequences generated by an ATPG tool are given, and modify them while keeping the original stuck-at fault coverages. The test sequence is modified by inverting the values of primary inputs of every test vector one by one. In order to keep the original fault coverage, fault simulation is conducted whenever one value of primary inputs is inverted. We introduce heuristics that perform fault simulation for a subset of faults during the modification of test vectors. This helps reduce the power dissipation of the modified test sequence. If the fault coverage by the modified test sequence is lower than that by the original test sequence, we generate a new short test sequence and add it to the modified test sequence.
引用
收藏
页码:530 / 536
页数:7
相关论文
共 50 条
  • [1] A method to reduce power dissipation during test for sequential circuits
    Higami, Y
    Kobayashi, SY
    Takamatsu, Y
    [J]. PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 326 - 331
  • [2] TEST SEQUENCE GENERATION FOR SEQUENTIAL-CIRCUITS WITH DISTINGUISHING SEQUENCES
    HIGAMI, Y
    KAJIHARA, S
    KINOSHITA, K
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1993, E76A (10) : 1730 - 1737
  • [3] GENERATION OF SHORTEST TEST SEQUENCES FOR DETECTING INDIVIDUAL FAULTS OF SEQUENTIAL-CIRCUITS
    YAU, SS
    TANG, YS
    [J]. COMPUTER JOURNAL, 1979, 22 (02): : 169 - 172
  • [4] Circuit lines for guiding the generation of random test sequences for synchronous sequential circuits
    Pomeranz, Irith
    Reddy, Sudhakar M.
    [J]. 2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 607 - +
  • [5] Diagnostic test generation for sequential circuits
    Yu, XM
    Wu, J
    Rudnick, EM
    [J]. INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 225 - 234
  • [6] Techniques for finding Xs in test sequences for sequential circuits and applications to test length/power reduction
    Higami, Y
    Kajihara, S
    Kobayashi, SY
    Takamatsu, Y
    [J]. 13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 46 - 49
  • [7] Minimising power dissipation in partial scan sequential circuits
    Nicolici, N
    Al-Hashimi, BM
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2001, 148 (4-5): : 163 - 166
  • [8] Statistical estimation of average power dissipation in sequential circuits
    Yuan, LP
    Teng, CC
    Kang, SM
    [J]. DESIGN AUTOMATION CONFERENCE - PROCEEDINGS 1997, 1997, : 377 - 382
  • [9] Maximum power estimation for sequential circuits using a test generation based technique
    Wang, CY
    Roy, K
    Chou, TL
    [J]. PROCEEDINGS OF THE IEEE 1996 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1996, : 229 - 232
  • [10] On static compaction of test sequences for synchronous sequential circuits
    Pomeranz, I
    Reddy, SM
    [J]. 33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 215 - 220