Logic Synthesis of Approximate Circuits

被引:12
|
作者
Venkataramani, Swagath [1 ]
Kozhikkottu, Vivek J. [1 ]
Sabne, Amit [1 ]
Roy, Kaushik [1 ]
Raghunathan, Anand [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
基金
美国国家科学基金会;
关键词
Tools; Measurement; Optimization; Approximate computing; Logic functions; Automation; Systematics; Approximate circuits; approximate computing; error resilience; logic synthesis; low power design; DESIGN; ARCHITECTURE; RECOGNITION; SIMPLIFY;
D O I
10.1109/TCAD.2019.2940680
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The ability of several important application domains to tolerate inexactness or approximations in a large fraction of their computations has lead to the advent of approximate computing, a new design paradigm that exploits the intrinsic error-resilient nature to optimize computing platforms for energy and performance. A promising approach to approximate computing is to design approximate circuits, or circuit implementations that are highly efficient but differ in functionality from their original specifications subject to a prespecified quality constraint. While a slew of manual design techniques for approximate circuits have demonstrated their significant potential, a key requirement for their mainstream adoption is to develop automatic methodologies and tools that are general and scalable to any given circuit and quality specification. In this article, we propose SALSA, a systematic methodology for automatic logic synthesis of approximate circuits. Given a golden RTL specification of a circuit and a quality constraint that defines the amount of error that may be introduced in the implementation, SALSA synthesizes an approximate version of the circuit that adheres to the prespecified quality bounds. We make two key contributions: 1) the rigorous formulation of the problem of approximate logic synthesis (ALS), enabling the generation of circuits that is corrected by construction and 2) mapping the problem of approximate synthesis into an equivalent traditional logic synthesis problem, thereby allowing the capabilities of existing synthesis tools to be fully utilized for ALS. In order to achieve these benefits, SALSA forms a virtual quality constraint circuit (QCC) that encodes the quality constraints using logic functions called Q-functions. It then captures the flexibility that engendered by them as approximation don't cares (ADCs), which are used for circuit simplification using traditional don't care-based optimization techniques. We utilized SALSA to automatically synthesize approximate circuits ranging from arithmetic building blocks (adders, multipliers, and MAC) to entire datapaths (DCT, FIR, IIR, SAD, FFT Butterfly, and Euclidean distance), demonstrating scalability and significant improvements in area (1.1x to 1.85x for tight error constraints, and 1.2x to 4.75x for relaxed error constraints) and power (1.15x to 1.75x for tight error constraints, and 1.3x to 5.25x for relaxed error constraints).
引用
收藏
页码:2503 / 2515
页数:13
相关论文
共 50 条
  • [31] RELIABLE SYNTHESIS OF LOGIC-CIRCUITS
    TARASOV, VV
    CYBERNETICS AND SYSTEMS ANALYSIS, 1992, 28 (03) : 472 - 476
  • [32] Synthesis of quantum-logic circuits
    Shende, Vivek V.
    Bullock, Stephen S.
    Markov, Igor L.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (06) : 1000 - 1010
  • [33] Efficient Design of Majority-Logic-Based Approximate Arithmetic Circuits
    Chu, Zhufei
    Shang, Chuanhe
    Zhang, Tingting
    Xia, Yinshui
    Wang, Lunyao
    Liu, Weiqiang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (12) : 1827 - 1839
  • [34] Error Masking With Approximate Logic Circuits Using Dynamic Probability Estimations
    Sanchez-Clemente, A.
    Entrena, L.
    Garcia-Valderas, M.
    PROCEEDINGS OF THE 2014 IEEE 20TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2014, : 134 - 139
  • [35] Low Cost Concurrent Error Masking Using Approximate Logic Circuits
    Choudhury, Mihir R.
    Mohanram, Kartik
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (08) : 1163 - 1176
  • [36] SYNTHESIS OF LOGIC-CIRCUITS WITH PROGRAMMABLE LOGIC-ARRAYS
    NOVIKOV, SV
    AVTOMATIKA I VYCHISLITELNAYA TEKHNIKA, 1977, (05): : 1 - 4
  • [37] Approximate logic synthesis for error tolerant applications
    Shin, Doochul
    Gupta, Sandeep K.
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 957 - 960
  • [38] Search Space Characterization for Approximate Logic Synthesis
    Witschen, Linus
    Wiersema, Tobias
    Reuter, Lucas
    Platzner, Marco
    PROCEEDINGS OF THE 59TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC 2022, 2022, : 433 - 438
  • [39] ALFANS: Multilevel Approximate Logic Synthesis Framework by Approximate Node Simplification
    Wu, Yi
    Qian, Weikang
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (07) : 1470 - 1483
  • [40] SYNTHESIS FOR EASILY DIAGNOSABLE LOGIC CIRCUITS.
    Yamamoto, Masaru
    Systems - Computers - Controls, 1974, 5 (01): : 8 - 15