Logic Synthesis of Approximate Circuits

被引:12
|
作者
Venkataramani, Swagath [1 ]
Kozhikkottu, Vivek J. [1 ]
Sabne, Amit [1 ]
Roy, Kaushik [1 ]
Raghunathan, Anand [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
基金
美国国家科学基金会;
关键词
Tools; Measurement; Optimization; Approximate computing; Logic functions; Automation; Systematics; Approximate circuits; approximate computing; error resilience; logic synthesis; low power design; DESIGN; ARCHITECTURE; RECOGNITION; SIMPLIFY;
D O I
10.1109/TCAD.2019.2940680
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The ability of several important application domains to tolerate inexactness or approximations in a large fraction of their computations has lead to the advent of approximate computing, a new design paradigm that exploits the intrinsic error-resilient nature to optimize computing platforms for energy and performance. A promising approach to approximate computing is to design approximate circuits, or circuit implementations that are highly efficient but differ in functionality from their original specifications subject to a prespecified quality constraint. While a slew of manual design techniques for approximate circuits have demonstrated their significant potential, a key requirement for their mainstream adoption is to develop automatic methodologies and tools that are general and scalable to any given circuit and quality specification. In this article, we propose SALSA, a systematic methodology for automatic logic synthesis of approximate circuits. Given a golden RTL specification of a circuit and a quality constraint that defines the amount of error that may be introduced in the implementation, SALSA synthesizes an approximate version of the circuit that adheres to the prespecified quality bounds. We make two key contributions: 1) the rigorous formulation of the problem of approximate logic synthesis (ALS), enabling the generation of circuits that is corrected by construction and 2) mapping the problem of approximate synthesis into an equivalent traditional logic synthesis problem, thereby allowing the capabilities of existing synthesis tools to be fully utilized for ALS. In order to achieve these benefits, SALSA forms a virtual quality constraint circuit (QCC) that encodes the quality constraints using logic functions called Q-functions. It then captures the flexibility that engendered by them as approximation don't cares (ADCs), which are used for circuit simplification using traditional don't care-based optimization techniques. We utilized SALSA to automatically synthesize approximate circuits ranging from arithmetic building blocks (adders, multipliers, and MAC) to entire datapaths (DCT, FIR, IIR, SAD, FFT Butterfly, and Euclidean distance), demonstrating scalability and significant improvements in area (1.1x to 1.85x for tight error constraints, and 1.2x to 4.75x for relaxed error constraints) and power (1.15x to 1.75x for tight error constraints, and 1.3x to 5.25x for relaxed error constraints).
引用
收藏
页码:2503 / 2515
页数:13
相关论文
共 50 条
  • [21] Synthesis of Approximate Logic On Memristive Crossbars
    Khokhar, Salman
    Ul Hassen, Amad
    2019 17TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2019,
  • [22] A Parametrizable Template for Approximate Logic Synthesis
    Rezaalipour, Morteza
    Biasion, Marco
    Scarabottolo, Ilaria
    Constantinides, George A.
    Pozzi, Laura
    2023 53RD ANNUAL IEEE/IFIP INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS WORKSHOPS, DSN-W, 2023, : 175 - 178
  • [23] ALSRAC: Approximate Logic Synthesis by Resubstitution with Approximate Care Set
    Meng, Chang
    Qian, Weikang
    Mishchenko, Alan
    PROCEEDINGS OF THE 2020 57TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2020,
  • [24] TRANSITION LOGIC CIRCUITS AND A SYNTHESIS METHOD
    CHUANG, YH
    IEEE TRANSACTIONS ON COMPUTERS, 1969, C 18 (02) : 154 - &
  • [25] Synthesis of reversible logic for nanoelectronic circuits
    De Vos, Alexis
    Van Rentergem, Yvan
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2007, 35 (03) : 325 - 341
  • [26] Advance logic synthesis for VLSI circuits
    Shiue, WT
    6TH WORLD MULTICONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL XV, PROCEEDINGS: MOBILE/WIRELESS COMPUTING AND COMMUNICATION SYSTEMS III, 2002, : 454 - 457
  • [27] Synthesis of Qubit Models for Logic Circuits
    Gharibi, Wajeb
    Zaychenko, S. A.
    Farid, Dahiri
    Hahanova, Yu. V.
    Guz, O. A.
    Umerah, Ngene Christopher
    Stanley, Adiele
    PROCEEDINGS OF IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2013), 2013,
  • [28] Exact Benchmark Circuits for Logic Synthesis
    Neto, Walter Lau
    Possani, Vinicius N.
    Marranghello, Felipe S.
    Matos, Jody Maick
    Gaillardon, Pierre-Emmanuel
    Reis, Andre Inacio
    Ribas, Renato Perez
    IEEE DESIGN & TEST, 2020, 37 (03) : 51 - 58
  • [29] An algorithm for synthesis of reversible logic circuits
    Gupta, Pallav
    Agrawal, Abhinav
    Jha, Niraj K.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (11) : 2317 - 2330
  • [30] Logic synthesis dedicated for CPLD circuits
    Kania, Dariusz
    Milik, Adam
    Kulisz, Jozef
    Opara, Adam
    Czerwinski, Robert
    INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2009, 55 (02) : 287 - 315