Analytical Delay Modeling of On-Chip Hybrid RGLC Interconnect

被引:0
|
作者
Naik, Bhattu HariPrasad [1 ]
Misbahuddin, Md. [1 ]
Paidimarry, Chandra Sekhar [1 ]
机构
[1] Osmania Univ, UCE, Dept ECE, Hyderabad, Andhra Pradesh, India
关键词
Delays; Interconnects; Lumped; Distributed; Parasitics; T-type; RLC; Transient; RLGC; Transmission Line;
D O I
10.1109/IACC.2017.102
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In modern IC chips, on chip interconnects plays a dominant role because of the device parasitic's. Several analytical and mathematical models are used for the interconnect analysis for delay reduction. But with the technology scaling towards nanometers, interconnect length is increasing exponentially. So, more accurate and efficient techniques for interconnect analysis are essential to reduce the propagation delays and increase the overall circuit performance in-terms of speed. Here a new interconnect scheme based on the transmission line model is proposed. This interconnect scheme has a resistance and conductance at the input, output and a lossless T-type LC network between them. Closed form delay model of interconnect is developed, which is a third order approximation to achieve better accuracy and less delays. The lumped delay models such as RC, RLC and RLGC are compared with the proposed model of interconnect for performance analysis in-terms of propagation delays and average power. The comparison analysis have shown that the proposed model of interconnect has less transients, average and propagation delays when compared to the other delay models.
引用
收藏
页码:505 / 509
页数:5
相关论文
共 50 条
  • [1] A new analytical delay and noise model for on-chip RLC interconnect
    Cao, Y
    Huang, XJ
    Sylvester, D
    Chang, N
    Hu, CM
    [J]. INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 823 - 826
  • [2] Sensitivity of interconnect delay to on-chip inductance
    Ismail, YI
    Freidman, EG
    [J]. ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL III: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 403 - 406
  • [3] Modeling magnetic coupling for on-chip interconnect
    Beattie, MW
    Pileggi, LT
    [J]. 38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 335 - 340
  • [4] On-chip interconnect modeling by wire duplication
    Zhong, G
    Koh, CK
    Roy, K
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (11) : 1521 - 1532
  • [5] On-chip interconnect modeling by wire duplication
    Zhong, GA
    Koh, CK
    Roy, K
    [J]. IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 341 - 346
  • [6] Lifetime RC time delay of on-chip copper interconnect
    Sun, M
    Pecht, MG
    Barbe, D
    [J]. IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2002, 15 (02) : 253 - 259
  • [7] Delay Metric for On-Chip RLCG Interconnect for Arbitrary input
    Maheshwari, V.
    Jadav, H.
    Majumdar, S.
    Rakshit, J.
    Kar, R.
    Mandal, D.
    [J]. PROCEEDINGS OF THE 2012 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, DEVICES AND INTELLIGENT SYSTEMS (CODLS), 2012, : 369 - 372
  • [8] A multilevel parasitic interconnect capacitance modeling and extraction for reliable VLSI on-chip clock delay evaluation
    Lee, M
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (04) : 657 - 661
  • [9] Learning-Based On-Chip Parallel Interconnect Delay Estimation
    Najafi, Amir
    Najafi, Ardalan
    Nevarez, Yarib
    Garcia-Ortiz, Alberto
    [J]. 2022 11TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2022,
  • [10] Energy-delay analysis for on-chip interconnect at the system level
    Zhang, Y
    Irwin, MJ
    [J]. IEEE COMPUTER SOCIETY WORKSHOP ON VLSI '99, PROCEEDINGS, 1999, : 26 - 31