Interpretation of Defect States in Sputtered IGZO Devices Using I-V and C-V Analysis

被引:3
|
作者
Mudgal, T. [1 ]
Walsh, N. [1 ]
Edwards, N. [1 ]
Manley, R. G. [2 ]
Hirschman, K. D. [1 ]
机构
[1] Rochester Inst Technol, Dept Microelect & Elect Engn, Rochester, NY 14623 USA
[2] Corning Inc, Sci & Technol, Corning, NY 14870 USA
来源
THIN FILM TRANSISTORS 12 (TFT 12) | 2014年 / 64卷 / 10期
关键词
THIN-FILM TRANSISTORS; IMPACT;
D O I
10.1149/06410.0093ecst
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
Capacitance-voltage (C-V) analysis is a valuable tool in separating the influence of material and interface defects from other factors that influence transistor operation. Thin-film transistors and interdigitated capacitors fabricated using sputtered IGZO have been studied to enhance the interpretation of defect states. Interdigitated capacitors are representative of the TFT channel region, and large-area designs provide a high capacitance swing from depletion to accumulation. Alumina was applied for back channel passivation, with annealing performed at 400 degrees C in oxidizing ambient conditions. Both I-V and C-V results were used with TCAD device simulation to develop a refined material and device model.
引用
收藏
页码:93 / 100
页数:8
相关论文
共 50 条
  • [21] Interpretation of the I-V, C-V and G/ω-V characteristics of the Au/ZnS/n-GaAs/In structure depending on annealing temperature
    Baltakesmez, A.
    Guzeldir, B.
    Saglam, M.
    Biber, M.
    PHYSICA B-CONDENSED MATTER, 2021, 611
  • [22] Accurate extraction of mobility in carbon nanotube network transistors using C-V and I-V measurements
    Yoon, Jinsu
    Lee, Dongil
    Kim, Chaewon
    Lee, Jieun
    Choi, Bongsik
    Kim, Dong Myong
    Kim, Dae Hwan
    Lee, Mijung
    Choi, Yang-Kyu
    Choi, Sung-Jin
    APPLIED PHYSICS LETTERS, 2014, 105 (21)
  • [23] Room temperature I-V and C-V characteristics of Au/mTPP/p-Si organic MIS devices
    Ozden, Sadan
    Gullu, Omer
    Pakma, Osman
    EUROPEAN PHYSICAL JOURNAL-APPLIED PHYSICS, 2018, 82 (02):
  • [24] I-V and C-V characteristics of ceramic materials based on barium strontium titanate
    Dedyk, A. I.
    Kanareykin, A. D.
    Nenasheva, E. A.
    Pavlova, Ju. V.
    Karmanenko, S. F.
    TECHNICAL PHYSICS, 2006, 51 (09) : 1168 - 1173
  • [25] Extraction of device model parameters in MOSFETs by combining C-V and I-V characteristics
    Kim, YC
    Kim, HT
    Cho, SD
    Song, SJ
    Chi, SS
    Kim, HC
    Kim, SK
    Baek, KH
    Lim, GM
    Kim, DJ
    Kim, DM
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2002, 40 (01) : 60 - 63
  • [26] Analytical I-V and C-V models for symmetric double-gate AOSTFTs
    Hernandez-Barrios, Y.
    Estrada, M.
    Pashkovich, A.
    Muhea, W. E.
    Iniguez, B.
    Cerdeira, A.
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2021, 36 (07)
  • [27] Consistent Modelling of I-V and C-V Behaviour of GaN HEMTs in Presence of Trapping
    Hodges, Jason
    Schwantuschke, Dirk
    van Raay, Friedbert
    Brueckner, Peter
    Quay, Ruediger
    Khandelwal, Sourabh
    2019 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2019, : 603 - 606
  • [28] I-V and C-V characteristics of ceramic materials based on barium strontium titanate
    A. I. Dedyk
    A. D. Kanareykin
    E. A. Nenasheva
    Ju. V. Pavlova
    S. F. Karmanenko
    Technical Physics, 2006, 51 : 1168 - 1173
  • [29] Characterization and Modeling of I-V, C-V and Trapping behavior of SiC Power MOSFETs
    Nazir, Mohammmad Sajid
    Pampori, Ahtisham
    Zarkob, Yawar Hayat
    Kar, Anirban
    Chauhan, Yogesh Singh
    2023 7TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM, 2023,
  • [30] Effects of hot carrier injection on C-V and I-V characteristics in MOS structures
    Zhao, Cezhou
    Dong, Jianrong
    Zhang, Desheng
    Guti Dianzixue Yanjiu Yu Jinzhan/Research & Progress of Solid State Electronics, 1994, 14 (02):