VLSI implementation of a Binary Neural Network-two case studies

被引:0
|
作者
Bermak, A [1 ]
Austin, J [1 ]
机构
[1] Edith Cowan Univ, Sch Engn & Mech, Joondalup, WA 6027, Australia
关键词
Binary Neural Networks; VLSI implementation; bit-level architecture; internal storage processors;
D O I
10.1109/MN.1999.758889
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A comparison between a bit-level and a conventional VLSI implementation of a binary neural network is presented. This network is based on Correlation Matrix Memory (CMM) that stores relationships between pairs of binary vectors. The tit-level architecture consists of an n x m array of bit-level processors holding the storage and computation elements. The conventional CMM architecture consists of a RAM memory holding the CMM storage and an array of counters., Since we are interested in the VLSI implementation of such networks the hardware complexities and speeds of both bit-level and conventional architecture were compared by using VLSI tools. It is shown that a significant speedup is achieved by using the bit-level architecture since the speed of this last configuration is not limited by the memory addressing delay. Moreover, the bit-level architecture is very simple and reduces the bus/routing, making the architecture suitable for VLSI implementation. The main drawback of such an approach compared to the conventional one is the demand for a high number of adders for dealing with a large number of inputs.
引用
下载
收藏
页码:374 / 379
页数:6
相关论文
共 50 条
  • [21] VLSI Implementation of a Bio-Inspired Olfactory Spiking Neural Network
    Hsieh, Hung-Yi
    Tang, Kea-Tiong
    IEEE TRANSACTIONS ON NEURAL NETWORKS AND LEARNING SYSTEMS, 2012, 23 (07) : 1065 - 1073
  • [22] Multi-objective Optimization for VLSI Implementation of Artificial Neural Network
    Shinde, Jitesh R.
    Salankar, S.
    2015 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2015, : 1694 - 1700
  • [23] VLSI Implementation of Restricted Coulomb Energy Neural Network with Improved Learning Scheme
    Cho, Jaechan
    Jung, Yongchul
    Lee, Seongjoo
    Jung, Yunho
    ELECTRONICS, 2019, 8 (05):
  • [24] VLSI implementation of locally connected neural network for solving partial differential equations
    Yentis, R
    Zaghloul, ME
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1996, 43 (08): : 687 - 690
  • [25] An asynchronous pulse neural network model with finite pulse width for VLSI implementation
    Hanagata, M
    Horio, Y
    PROGRESS IN CONNECTIONIST-BASED INFORMATION SYSTEMS, VOLS 1 AND 2, 1998, : 26 - 29
  • [26] VLSI architecture and implementation for speech recognizer based on discriminative Bayesian neural network
    Wang, JF
    Wang, JC
    Suen, AN
    Wu, CH
    Li, FM
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2002, E85A (08) : 1861 - 1869
  • [27] An analog VLSI time-delay neural network implementation for phoneme recognition
    Gatt, E
    Micallef, J
    Chilton, E
    PROCEEDINGS OF THE 2000 6TH IEEE INTERNATIONAL WORKSHOP ON CELLULAR NEURAL NETWORKS AND THEIR APPLICATIONS (CNNA 2000), 2000, : 315 - 320
  • [28] Efficient VLSI implementation of modular neural network based hybrid median filter
    Nanduri, Sambamurthy
    Kamaraju, M.
    SOFT COMPUTING, 2023,
  • [29] VLSI implementation of a neural network for solving linear second order parabolic PDE
    Moon, ST
    Xia, B
    Spencer, RG
    Han, G
    Sánchez-Sinencio, E
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 836 - 839
  • [30] Analog VLSI Design of Neural Network Architecture for Implementation of Forward Only Computation
    AdoniArun
    HarshvardhanSrivastava
    SubhaMada
    Srinivas, M. B.
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 138 - 143