Performance projection and thermal management of high performance VLSI designs

被引:0
|
作者
Wang, LK [1 ]
Chen, HH [1 ]
Yan, TD [1 ]
Hong, BZ [1 ]
机构
[1] IBM Corp, Div Res, TJ Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The impacts of chip self-heating induced temperature non-uniformity within the VLSI chip and its influence on the performance on the designs are described in this paper. To accurately model the chip performance, both the electrical and the thermal analysis including chip packaging should be examined together. This paper describes a methodology that allows more accurate temperature calculation of the chip based on the circuit power analysis together with the thermal analysis that studies the on chip temperature distribution in order to improve the accuracy of existing method to account for on chip temperature gradients and perform a overall performance prediction and adjustment. A computational fluid dynamics analysis is used in this study to address non-uniform power distribution temperature calculation for high power integrated circuits. Example will be given and results will be discussed with highlighted conclusions.
引用
收藏
页码:1107 / 1111
页数:5
相关论文
共 50 条
  • [21] Thermal, management for high performance computing in spaceborne applications
    Samson, JR
    Cutting, FM
    ITHERM 2000: SEVENTH INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS, VOL I, PROCEEDINGS, 2000, : 247 - 254
  • [22] Dynamic thermal management for high-performance microprocessors
    Brooks, D
    Martonosi, M
    HPCA: SEVENTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTING ARCHITECTURE, PROCEEDINGS, 2001, : 171 - 182
  • [23] Thermal Management And Overall Performance Of A High Concentration PV
    Escher, Werner
    Paredes, Stephan
    Zimmermann, Severin
    Ong, Chin Lee
    Ruch, Patrick
    Michel, Bruno
    8TH INTERNATIONAL CONFERENCE ON CONCENTRATING PHOTOVOLTAIC SYSTEMS (CPV-8), 2012, 1477 : 239 - 243
  • [24] High performance EBCOT algorithm and VLSI architecture
    Liu K.
    Li Y.-S.
    Guo J.
    Xi'an Dianzi Keji Daxue Xuebao/Journal of Xidian University, 2010, 37 (04): : 587 - 593
  • [25] HIGH-PERFORMANCE HEAT SINKING FOR VLSI
    TUCKERMAN, DB
    PEASE, RFW
    ELECTRON DEVICE LETTERS, 1981, 2 (05): : 126 - 129
  • [26] High performance VLSI for space and commercial applications
    Maki, GK
    Shaw, HC
    Chen, KQ
    1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 325 - 328
  • [27] A VLSI architecture for high performance CABAC encoding
    Shojania, H
    Sudharsanan, S
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2005, PTS 1-4, 2005, 5960 : 1444 - 1454
  • [28] HIGH-PERFORMANCE VLSI MEMORY SYSTEM
    LOB, CG
    REED, MJ
    FUCETOLA, JP
    LUDWIG, MA
    HEWLETT-PACKARD JOURNAL, 1983, 34 (08): : 14 - 20
  • [29] Comparison Of Performance Of High Speed VLSI Adders
    Jayanthi, A. N.
    Ravichandran, C. S.
    2013 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET), 2013, : 99 - 104
  • [30] High performance analog VLSI computational circuits
    Zarabadi, SR
    Ismail, M
    Hung, CC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (04) : 644 - 649