Hardware implementation for the interpolation filter in HEVC standard

被引:0
|
作者
Hong, Xiaojian [1 ]
Shi, Longzhao [1 ]
Chen, Qingkun [1 ]
Yan, Danyu [1 ]
机构
[1] Fuzhou Univ, Coll Phys & Informat Engn, Fuzhou 350116, Fujian, Peoples R China
关键词
HEVC; interpolation; hardware implementation; EFFICIENCY;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High-efficiency video coding, as a new generation of multimedia video standard, has doubled the compression ratio and increased the computational complexity by 2-3 times of the same image quality in the previous H.264 video standard. The interpolation filter is one of the most complicated parts of motion estimation. However, meeting the requirements of real-time performance is difficult to realize by using a software. Thus, we propose in this paper an architecture for the interpolation filter that is easy to implement by using a hardware, and this newly designed architecture has high utilization of hardware resources. The design uses QUARTUS II integrated on Altera's Stratix V series chips. The findings show that the utilization of hardware resources in this study is less than those reported in the existing literature. The maximum operating frequency of the hardware architecture proposed in this paper can reach 420.71 MHz, which supports real-time processing of 4K videos.
引用
收藏
页码:24 / 25
页数:2
相关论文
共 50 条
  • [1] An efficient hardware architecture for interpolation filter of HEVC decoder
    Kammoun, Manel
    Ben Atitallah, Ahmed
    Masmoudi, Nouri
    2015 IEEE 12TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2015,
  • [2] An efficient interpolation filter VLSI architecture for HEVC standard
    Wei Zhou
    Xin Zhou
    Xiaocong Lian
    Zhenyu Liu
    Xiaoxiang Liu
    EURASIP Journal on Advances in Signal Processing, 2015
  • [3] AN EFFICIENT INTERPOLATION FILTER VLSI ARCHITECTURE FOR HEVC STANDARD
    Lian, Xiaocong
    Zhou, Wei
    Duan, Zhemin
    Li, Rong
    2014 IEEE CHINA SUMMIT & INTERNATIONAL CONFERENCE ON SIGNAL AND INFORMATION PROCESSING (CHINASIP), 2014, : 384 - 388
  • [4] An efficient interpolation filter VLSI architecture for HEVC standard
    Zhou, Wei
    Zhou, Xin
    Lian, Xiaocong
    Liu, Zhenyu
    Liu, Xiaoxiang
    EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2015, : 1 - 12
  • [5] Enhancing a HEVC Interpolation Filter Hardware Architecture With Efficient Adder Compressors
    Diniz, Claudio Machado
    Fonseca, Mateus Beck
    Costa, Eduardo
    Bampi, Sergio
    2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
  • [6] A MULTI-STANDARD INTERPOLATION HARDWARE SOLUTION FOR H.264 AND HEVC
    Maich, Henrique
    Paim, Guilherme
    Afonso, Vladimir
    Agostini, Luciano
    Zatt, Bruno
    Porto, Marcelo
    2015 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2015, : 2910 - 2914
  • [7] An Efficient HEVC Fractional Interpolation Hardware
    Mahdavi, Hossein
    Hamzaoglu, Ilker
    2021 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2021,
  • [8] High-Level Synthesis Implementation of an Accurate HEVC Interpolation Filter on an FPGA
    Sjovall, Panu
    Rasinen, Matti
    Lemmetti, Ari
    Vanne, Jarno
    2021 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2021,
  • [9] Hardware Implementation of HEVC CABAC Encoder
    Kim, Doohwan
    Moon, Jeonhak
    Lee, Seongsoo
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 183 - 184
  • [10] Efficient Architectures for HEVC Luma Interpolation Filter
    Diefy, Ahmed
    Shalaby, Ahmed
    Sayed, Mohammed S.
    2015 27TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2015, : 9 - 12