Capacitance multiplier with large multiplication factor, high accuracy, and low power and silicon area for floating applications

被引:7
|
作者
Padilla-Cantoya, Ivan [1 ]
Rizo-Dominguez, Luis [1 ]
Molinar-Solis, Jesus E. [2 ]
机构
[1] ITESO, DESI, Perifer Sur Manuel Gomez Morin 8585, Tlaquepaque, Jalisco, Mexico
[2] ITCG, Ave Tecnol 100, Ciudad Guzman, Jalisco, Mexico
来源
IEICE ELECTRONICS EXPRESS | 2018年 / 15卷 / 03期
关键词
analog integrated circuits; capacitance multipliers; FILTER; DESIGN;
D O I
10.1587/elex.15.20171191
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A capacitance multiplier with high accuracy and reduced power consumption and silicon area, is presented. It offers a scaling factor based on ratios of resistors that can be physically matched to reduce deviations due to fabrication process. Resistor ratios also offer the property to define large scaling factors without increasing power consumption or silicon area. It is based on a modified current-mode multiplication technique that scales voltage magnitude instead of internal devices of the current-providing device. Simulation results show scaling factors of 10, 100, 1 k and 10 k. Experimental testing shows the results of the implementation of the floating equivalent multiplier implemented in a notch RLC filter with a scaling factor of 1 k.
引用
收藏
页数:9
相关论文
共 50 条
  • [31] High density capacitance structures in submicron CMOS for low power RF applications
    Sowlati, T
    Vathulya, V
    Leenaerts, D
    ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN, 2001, : 243 - 246
  • [32] A Low-Power High-Speed Accuracy-Controllable Approximate Multiplier Design
    Yang, Tongxin
    Ukezono, Tomoaki
    Sato, Toshinori
    2018 23RD ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2018, : 605 - 610
  • [33] Large-area silicon nanowire Schottky junction photodetector with tunable absorption and low junction capacitance
    Hackett, L. P.
    Seyedi, M. A.
    Fiorentino, M.
    Beausoleil, R. G.
    JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2017, 50 (21)
  • [34] Approximate radix-8 Booth multiplier for low power and high speed applications
    Boro, Bipul
    Reddy, K. Manikantta
    Kumar, Y. B. Nithin
    Vasantha, M. H.
    MICROELECTRONICS JOURNAL, 2020, 101 (101):
  • [35] Low-Power High-Accuracy Approximate Multiplier Using Approximate High-Order Compressors
    Tung, Che-Wei
    Huang, Shih-Hsu
    PROCEEDINGS OF 2019 2ND INTERNATIONAL CONFERENCE ON COMMUNICATION ENGINEERING AND TECHNOLOGY (ICCET 2019), 2019, : 163 - 167
  • [36] Low power, low noise, integrated preamplifier-shaper for large area silicon detectors
    Randazzo, N
    Russo, GV
    Caligiore, C
    LoPresti, D
    Panebianco, S
    Petta, C
    Reito, S
    Bonvicini, V
    Vacchi, A
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1999, 420 (1-2): : 279 - 287
  • [37] Low-Power High Parallel Load Resistance Current-Mode Grounded and Floating Capacitor Multiplier
    Padilla-Cantoya, Ivan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (01) : 16 - 20
  • [38] Design and Analysis of A Low-Power High-Speed Accuracy-Controllable Approximate Multiplier
    Yang, Tongxin
    Ukezono, Tomoaki
    Sato, Toshinori
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2018, E101A (12) : 2244 - 2253
  • [39] A modular technique of Booth encoding and Vedic multiplier for low-area and high-speed applications
    C. M. Kalaiselvi
    R. S. Sabeenian
    Scientific Reports, 13
  • [40] A modular technique of Booth encoding and Vedic multiplier for low-area and high-speed applications
    Kalaiselvi, C. M.
    Sabeenian, R. S.
    SCIENTIFIC REPORTS, 2023, 13 (01)