Capacitance multiplier with large multiplication factor, high accuracy, and low power and silicon area for floating applications

被引:7
|
作者
Padilla-Cantoya, Ivan [1 ]
Rizo-Dominguez, Luis [1 ]
Molinar-Solis, Jesus E. [2 ]
机构
[1] ITESO, DESI, Perifer Sur Manuel Gomez Morin 8585, Tlaquepaque, Jalisco, Mexico
[2] ITCG, Ave Tecnol 100, Ciudad Guzman, Jalisco, Mexico
来源
IEICE ELECTRONICS EXPRESS | 2018年 / 15卷 / 03期
关键词
analog integrated circuits; capacitance multipliers; FILTER; DESIGN;
D O I
10.1587/elex.15.20171191
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A capacitance multiplier with high accuracy and reduced power consumption and silicon area, is presented. It offers a scaling factor based on ratios of resistors that can be physically matched to reduce deviations due to fabrication process. Resistor ratios also offer the property to define large scaling factors without increasing power consumption or silicon area. It is based on a modified current-mode multiplication technique that scales voltage magnitude instead of internal devices of the current-providing device. Simulation results show scaling factors of 10, 100, 1 k and 10 k. Experimental testing shows the results of the implementation of the floating equivalent multiplier implemented in a notch RLC filter with a scaling factor of 1 k.
引用
收藏
页数:9
相关论文
共 50 条
  • [21] Run-time reconfigurable multi-precision floating point multiplier design for high speed, low-power applications
    Arish, S.
    Sharma, R. K.
    2ND INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN) 2015, 2015, : 902 - 907
  • [22] Tiled Silicon Photomultipliers for large area, low light sensing applications
    Hughes, P. J.
    Herbert, D.
    Stewart, A.
    Jackson, J. C.
    ULTRAFAST PHENOMENA IN SEMICONDUCTORS AND NANOSTRUCTURE MATERIALS XI AND SEMICONDUCTOR PHOTODETECTORS IV, 2007, 6471
  • [23] LARGE-AREA, LOW CAPACITANCE SI(LI) DETECTORS FOR HIGH-RATE X-RAY APPLICATIONS
    ROSSINGTON, CS
    FINE, PM
    MADDEN, NW
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1993, 40 (04) : 354 - 359
  • [24] Low power readout circuits for large area silicon photomultiplier array
    Massari, Roberto
    Soluri, Alessandro
    Caputo, Domenico
    Ronchi, Silvia
    2015 6TH IEEE INTERNATIONAL WORKSHOP ON ADVANCES IN SENSORS AND INTERFACES (IWASI), 2015, : 158 - 162
  • [25] A new ultra-low power wide tunable capacitance multiplier circuit in subthreshold region for biomedical applications
    Jeshvaghani, Mohammad Aghaei
    Dolatshahi, Mehdi
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 177
  • [26] A Low Power and Wide Range Programmable Clock Generator With a High Multiplication Factor
    Choi, Jaehyouk
    Kim, Stephen T.
    Kim, Woonyun
    Kim, Kwan-Woo
    Lim, Kyutae
    Laskar, Joy
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (04) : 701 - 705
  • [27] AREA EFFICIENT HIGH SPEED LOW POWER MULTIPLIER ARCHITECTURE FOR MULTIRATE FILTER DESIGN
    Mariammal, K.
    Rani, S. P. Joy Vasantha
    Kohila, T.
    2013 IEEE INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMPUTING, COMMUNICATION AND NANOTECHNOLOGY (ICE-CCN'13), 2013, : 109 - 116
  • [28] High voltage amorphous silicon TFT for use in large area applications
    Karim, KS
    Servati, P
    Nathan, A
    MICROELECTRONICS JOURNAL, 2004, 35 (03) : 311 - 315
  • [29] LSHIM: Low-Power and Small-Area Inexact Multiplier for High-Speed Error-Resilient Applications
    Izadi, Azin
    Jamshidi, Vahid
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2025, 15 (01) : 94 - 104
  • [30] Large area silicon carbide Vertical Junction Field Effect Transistors for high temperature power conditioning applications
    Veliadis, Victor
    McNutt, Ty
    Mccoy, Megan
    Hearne, Harold
    Potyraj, Paul
    Scozzie, Charles
    2007 IEEE VEHICLE POWER AND PROPULSION CONFERENCE, VOLS 1 AND 2, 2007, : 223 - 229