Capacitance multiplier with large multiplication factor, high accuracy, and low power and silicon area for floating applications

被引:7
|
作者
Padilla-Cantoya, Ivan [1 ]
Rizo-Dominguez, Luis [1 ]
Molinar-Solis, Jesus E. [2 ]
机构
[1] ITESO, DESI, Perifer Sur Manuel Gomez Morin 8585, Tlaquepaque, Jalisco, Mexico
[2] ITCG, Ave Tecnol 100, Ciudad Guzman, Jalisco, Mexico
来源
IEICE ELECTRONICS EXPRESS | 2018年 / 15卷 / 03期
关键词
analog integrated circuits; capacitance multipliers; FILTER; DESIGN;
D O I
10.1587/elex.15.20171191
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A capacitance multiplier with high accuracy and reduced power consumption and silicon area, is presented. It offers a scaling factor based on ratios of resistors that can be physically matched to reduce deviations due to fabrication process. Resistor ratios also offer the property to define large scaling factors without increasing power consumption or silicon area. It is based on a modified current-mode multiplication technique that scales voltage magnitude instead of internal devices of the current-providing device. Simulation results show scaling factors of 10, 100, 1 k and 10 k. Experimental testing shows the results of the implementation of the floating equivalent multiplier implemented in a notch RLC filter with a scaling factor of 1 k.
引用
收藏
页数:9
相关论文
共 50 条
  • [1] A New Floating and Tunable Capacitance Multiplier With Large Multiplication Factor
    Al-Absi, Munir Ahmad
    Al-Khulaifi, Abdulaziz Ahmed
    IEEE ACCESS, 2019, 7 : 120076 - 120081
  • [2] A New Capacitance Multiplier Structure with High Multiplication Factor for Ultra-Low-Frequency Filter in Biomedical Applications
    Li, Yan
    Li, Yong Liang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (07)
  • [3] Low Power and Low Area CMOS Capacitance Multiplier
    Bonteanu, Gabriel
    Cracan, Arcadie
    CAS 2018 PROCEEDINGS: 2018 INTERNATIONAL SEMICONDUCTOR CONFERENCE, 2018, : 161 - 164
  • [4] Impedance-mode capacitance multiplier with OTA-based Flipped Voltage Follower for high accuracy and large multiplication factor
    Padilla-Cantoya, Ivan
    Gurrola-Navarro, Marco A.
    Bonilla-Barragan, Carlos A.
    Molinar-Solis, Jesus E.
    Rizo-Dominguez, Luis
    Medina-Vazquez, Agustin S.
    IEICE ELECTRONICS EXPRESS, 2022, 19 (19):
  • [5] A Low-Power Accuracy-Configurable Floating Point Multiplier
    Zhang, Hang
    Zhang, Wei
    Lach, John
    2014 32ND IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2014, : 48 - 54
  • [6] Low Power & Area Multiplier for Deep Learning Applications
    Morankar, Gouri
    BIOSCIENCE BIOTECHNOLOGY RESEARCH COMMUNICATIONS, 2020, 13 (14): : 448 - 451
  • [7] Capacitor Multiplier With Wide Dynamic Range and Large Multiplication Factor for Filter Applications
    Padilla-Cantoya, Ivan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (03) : 152 - 156
  • [8] A New Reduced Multiplication Structure for Low Power and Low Area Modified Booth Encoding Multiplier
    Ravi, Nirlakalla
    Rao, T. Subba
    Rao, B. Bhaskara
    Prasad, T. Jayachandra
    INTERNATIONAL CONFERENCE ON MODELLING OPTIMIZATION AND COMPUTING, 2012, 38 : 2767 - 2771
  • [9] Capacitor multiplier with high multiplication factor for integrated low pass filter of biomedical applications using DTMOS technique
    Alaybeyoglu, Ersin
    Kuntman, Hakan
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2019, 107 : 291 - 297
  • [10] A high order frequency multiplier for low power applications
    Lang, DR
    MICROWAVE JOURNAL, 2000, 43 (10) : 68 - +