Design & Implementation of High Speed Low Power Scan Flip-Flop

被引:0
|
作者
Janwadkar, Sudhanshu [1 ]
Kolte, Mahesh T. [2 ]
机构
[1] MIT Coll Engn, VLSI & Embedded Syst, Pune, Maharashtra, India
[2] MIT Coll Engn, Dept E&TC, Pune, Maharashtra, India
关键词
Scan test; Embedded Logic; FPGA; Spartan; 6; VHDL; Power-delay Product;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Over the years, The semiconductor industry has made tremendously impressive improvement in terms of density of very large-scale integrated (VLSI) circuits. Increasing demand for System on Chip(SoC) design can be viewed as a consequence of this trend. In SoC testing, Scan-path test is being used widely to reduce test generation complexity for circuit containing storage devices and feedback paths with combinational logic. Since a lot of scan flip flops are used in scan path testing of SoC, improving the performance of scan flip-flops is significantly important. In the past decade, many flip-flop designs have been proposed which incorporate Scan functionality into flip-flop architecture, to combat flip-flop latency. However, no attempts have been made towards FPGA implementation of these designs. In this paper, we have attempted to provide a FPGA approach to solve the issue. We have implemented the Dynamic node scan Flip-flop on Spartan 6 family device. Our scan flip-flop architecture has 14.38% reduction in Power-Delay Product over the previous architecture.
引用
收藏
页码:2010 / 2014
页数:5
相关论文
共 50 条
  • [31] A robust differential scan flip-flop
    Vesterbacka, M
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 334 - 337
  • [32] Robust differential scan flip-flop
    Vesterbacka, M.
    Proceedings - IEEE International Symposium on Circuits and Systems, 1999, 1
  • [33] A novel low power flip-flop design using footless scheme
    Jin-Fa Lin
    Ming-Yan Tsai
    Ching-Sheng Chang
    Yu-Ming Tsai
    Analog Integrated Circuits and Signal Processing, 2018, 97 : 365 - 370
  • [34] Novel Low-Complexity and Low-Power Flip-Flop Design
    Lin, Jin-Fa
    Hong, Zheng-Jie
    Tsai, Chang-Ming
    Wu, Bo-Cheng
    Yu, Shao-Wei
    ELECTRONICS, 2020, 9 (05)
  • [35] On Minimization of Test Power through Modified Scan Flip-Flop
    Ahlawat, Satyadev
    Tudu, Jaynarayan T.
    2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [36] A novel low power flip-flop design using footless scheme
    Lin, Jin-Fa
    Tsai, Ming-Yan
    Chang, Ching-Sheng
    Tsai, Yu-Ming
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 97 (02) : 365 - 370
  • [37] Improved D Fuzzy Flip-Flop: The Design and Implementation
    Kaur, Ramanpreet
    Kaur, Gurmeet
    PROCEEDINGS OF THE FIRST IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, INTELLIGENT CONTROL AND ENERGY SYSTEMS (ICPEICES 2016), 2016,
  • [38] A Low-Power CMOS Flip-Flop for High Performance Processors
    Meher, Preetisudha
    Mahapatra, Kamala Kanta
    TENCON 2014 - 2014 IEEE REGION 10 CONFERENCE, 2014,
  • [39] A novel low-power and high-speed master-slave D flip-flop
    Gao, Hongli
    Qiao, Fei
    Wei, Dingli
    Yang, Huazhong
    TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 409 - +
  • [40] Implementation of Low Power Flip Flop Design in Nanometer Regime
    Joshi, Pooja
    Khandelwal, Saurabh
    Akashe, Shyam
    2015 5TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION TECHNOLOGIES ACCT 2015, 2015, : 252 - 256