IRD Digital Background Calibration of SAR ADC With Coarse Reference ADC Acceleration

被引:30
|
作者
Wang, Guanhua [1 ]
Kacani, Foti [1 ]
Chiu, Yun [1 ]
机构
[1] Univ Texas Dallas, Texas Analog Ctr Excellence, Analog & Mixed Signal Lab, Dallas, TX 75080 USA
关键词
Analog-to-digital converter (ADC); background calibration; correlation; internal redundancy dithering (IRD); reference analog-to-digital converter (ADC); successive approximation;
D O I
10.1109/TCSII.2013.2291051
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A coarse analog-to-digital converter (ADC) is used as the reference path to resolve the input interference problem in correlation-based background calibration of multistep ADCs. A 16-bit successive-approximation-register (SAR) ADC employing a subbinary architecture is calibrated with an 8-bit reference path, achieving a nearly 20x reduction in convergence time and greatly improved steady-state linearity performance in simulation. The SAR ADC bit-weight calibration is based on the principle of internal redundancy dithering (IRD), a technique in which the bit decision thresholds are dithered by a pseudorandom bit sequence (PRBS) within the redundancy region. Aided by the coarse reference ADC, behavioral simulation shows that 89-dB signal-to-noise plus distortion ratio and the 115-dB spurious-free dynamic range (SFDR) are achievable with the proposed calibration for a SAR ADC with 1% digital-to-analog converter mismatch errors.
引用
收藏
页码:11 / 15
页数:5
相关论文
共 50 条
  • [31] Rapid digital background calibration of bit weights in pipelined SAR ADC based on multi-PN injection
    Chen, Le
    Shen, Yi
    Ding, Ruixue
    Liu, Shubin
    Han, Haolin
    MICROELECTRONICS JOURNAL, 2025, 155
  • [32] Digital Background Calibration Techniques for Pipelined ADC Based on Comparator Dithering
    Shi, Longxing
    Zhao, Wei
    Wu, Jianhui
    Chen, Chao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (04) : 239 - 243
  • [33] DIGITAL BACKGROUND CALIBRATION OF CAPACITOR MISMATCHES AND HARMONIC DISTORTION IN PIPELINED ADC
    Wu Chubin
    Zhang Zhang
    Gao Shanqing
    Yu Changhu
    Xie Guangjun
    JournalofElectronics(China), 2013, 30 (03) : 299 - 307
  • [34] A 14-bit Pipelined ADC with Digital Background Nonlinearity Calibration
    Li, Weitao
    Sun, Cao
    Li, Fule
    Wang, Zhihua
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2448 - 2451
  • [35] A digital blind background capacitor mismatch calibration technique for pipelined ADC
    El-Sankary, K
    Sawan, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (10) : 507 - 510
  • [36] A digital background calibration scheme for non-linearity of SAR ADC using back-propagation algorithm
    Lu, Hao-wei
    Yu, Xiao-Peng
    Wang, Si-Qi
    Liu, Yu-Yan
    Huang, Zhen-Yan
    Lu, Zheng-Hao
    Yeo, Kiat-Seng
    Chen, Jer-Ming
    MICROELECTRONICS JOURNAL, 2021, 114
  • [37] DIGITAL BACKGROUND CALIBRATION FOR TIMING SKEW IN TIME-INTERLEAVED ADC
    Li, Jing
    Liu, Yang
    Wu, Shuangyi
    Ning, Ning
    Yu, Qi
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (08)
  • [38] A blind digital background calibration for all-digital VCO-based ADC
    Zhang, Yuke
    El-Sankary, Kamal
    Zhou, Jianjun
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 97 (02) : 387 - 394
  • [39] A blind digital background calibration for all-digital VCO-based ADC
    Yuke Zhang
    Kamal El-Sankary
    Jianjun Zhou
    Analog Integrated Circuits and Signal Processing, 2018, 97 : 387 - 394
  • [40] Calibration for Split Capacitor DAC in SAR ADC
    Li, Zhe
    Lu, Yuxiao
    Mo, Tingting
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,