High-throughput area-delay-efficient systolic multiplier over GF(2m) for a class of trinomials

被引:2
|
作者
Pillutla, Siva Ramakrishna [1 ]
Boppana, Lakshmi [1 ]
机构
[1] Natl Inst Technol Warangal, Dept Elect & Commun Engn, Warangal, Telangana, India
关键词
Internet of Things (IoT); IoT edge computing; Elliptic curve cryptography (ECC); Finite field arithmetic; Systolic array; MONTGOMERY MULTIPLIERS; GF(2(M)); COMPLEXITY;
D O I
10.1016/j.micpro.2020.103173
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The paradigm of Edge Computing in Internet of Things (IoT) demands high-throughput implementations of IoT edge devices. Security algorithms used in these devices heavily use GF(2(m)) multiplications. Systolic structures for GF(2(m)) multipliers can offer high throughput rates along with other features such as regularity, concurrency, and modularity. Many systolic architectures for GF(2(m)) multiplier were proposed in the literature to achieve low area and time complexities. In this paper, we propose a high-throughput and low area-delay complexity systolic structure for the hardware realization of polynomial basis multiplication in GF(2(m)) for a class of trinomials. The complexity analysis shows that the proposed architecture results in achieving high throughput and less area-delay complexity compared with the existing polynomial basis multipliers in the literature. When compared with the best available multipliers, the multiplier realized using the proposed architecture achieves throughput improvement by 42% and reduction in area-delay product by 7% for m = 409 . Application specific integrated circuit (ASIC) implementations of the proposed multiplier and the best available multipliers confirm that the proposed multiplier outperforms the other multipliers. Hence, the proposed high-throughput area-delay-efficient multiplier can be employed in IoT edge devices. (C) 2020 Elsevier B.V. All rights reserved.
引用
收藏
页数:8
相关论文
共 50 条
  • [1] Low-Latency Area-Delay-Efficient Systolic Multiplier over GF(2m) for a Wider Class of Trinomials using Parallel Register Sharing
    Xie, Jiafeng
    Meher, Pramod Kumar
    He, Jianjun
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 89 - 92
  • [2] High-Throughput Digit-Level Systolic Multiplier Over GF(2m) Based on Irreducible Trinomials
    Xie, Jiafeng
    Meher, Pramod Kumar
    Mao, Zhi-Hong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (05) : 481 - 485
  • [3] Area efficient systolic Multiplier for GF(2m)
    Kim, HS
    Kim, YK
    Yoo, KY
    PDPTA'2001: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, 2001, : 687 - 691
  • [4] Scalable and systolic Montgomery multiplier over GF(2m) generated by trinomials
    Lee, C. -Y.
    Chiou, C. W.
    Lin, J. -M.
    Chang, C. -C.
    IET CIRCUITS DEVICES & SYSTEMS, 2007, 1 (06) : 477 - 484
  • [5] High-Throughput Low-Complexity Systolic Montgomery Multiplication Over GF(2m) Based on Trinomials
    Bayat-Sarmadi, Siavash
    Farmani, Mohammad
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (04) : 377 - 381
  • [6] Area-efficient low-latency polynomial basis finite field GF(2m) systolic multiplier for a class of trinomials
    Pillutla, Siva Ramakrishna
    Boppana, Lakshmi
    MICROELECTRONICS JOURNAL, 2020, 97
  • [7] Low-latency area-efficient systolic bit-parallel GF(2m) multiplier for a narrow class of trinomials
    Pillutla, Siva Ramakrishna
    Boppana, Lakshmi
    MICROELECTRONICS JOURNAL, 2021, 117
  • [8] Efficient Bit-Parallel Systolic Multiplier over GF (2m)
    Mozhi, S. Arul
    Ramya, P.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 4899 - 4902
  • [9] Efficient Bit-Parallel Systolic Multiplier over GF (2m)
    Mozhi, S. Arul
    Ramya, P.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 4800 - 4803
  • [10] Bit-parallel systolic multiplier over GF(2m) for irreducible trinomials with ASIC and FPGA implementations
    Mathe, Sudha Ellison
    Boppanal, Lakshmi
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (04) : 315 - 325