Gate-stack analysis for 45-nm CMOS devices from an RF perspective

被引:5
|
作者
Nuttinck, S [1 ]
Curatola, G [1 ]
Widdershoven, F [1 ]
机构
[1] Philips Res Leuven, B-3001 Heverlee, Belgium
关键词
CMOS; contact resistance; gate stack; noise; RF; 45; nm;
D O I
10.1109/TED.2006.870878
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three gate stacks for the 45-nm node are analyzed from an RF perspective. The authors present an expression of the gate resistance valid for all three stacks, quantify the differences each stack has on several small-signal RF figures-of-merit and on the RF noise parameters, and demonstrate that devices with fully silicided gates will enable ultralow-power/low-noise RF applications, while the performance of transistors using multilayer gate stacks are limited by large contact resistance. Although offering better bandwidth and noise characteristics than the poly/silicide stack, the deposited metal stack will lose its advantage in devices requiring higher gate work functions than in planar bulk CMOS transistors.
引用
收藏
页码:925 / 929
页数:5
相关论文
共 50 条
  • [21] Environmental challenges for 45-nm and 32-nm node CMOS logic
    Boyd, Sarah
    Dornfeld, David
    Krishnan, Nikhil
    Moalem, Mehran
    PROCEEDINGS OF THE 2007 IEEE INTERNATIONAL SYMPOSIUM ON ELECTRONICS & THE ENVIRONMENT, CONFERENCE RECORD, 2007, : 102 - +
  • [22] Multilevel interconnect technology for 45-nm node CMOS LSIs
    Nakata, Yoshihiro
    Ozaki, Shirou
    Kudo, Hiroshi
    Fujitsu Scientific and Technical Journal, 2010, 46 (01): : 120 - 127
  • [23] Multilevel Interconnect Technology for 45-nm Node CMOS LSIs
    Nakata, Yoshihiro
    Ozaki, Shirou
    Kudo, Hiroshi
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 2010, 46 (01): : 120 - 127
  • [24] 157-nm chromeless phase lithography for 45-nm SRAM-gate
    Suganaga, T
    Watanabe, K
    Matsuura, S
    Hagiwara, T
    Furukawa, T
    Itani, T
    Fujii, K
    OPTICAL MICROLITHOGRAPHY XVII, PTS 1-3, 2004, 5377 : 1616 - 1626
  • [25] Photonic Crystal Microcavities in a Microelectronics 45-nm SOI CMOS Technology
    Poulton, Christopher Vincent
    Zeng, Xiaoge
    Wade, Mark T.
    Shainline, Jeffrey Michael
    Orcutt, Jason S.
    Popovic, Milos A.
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2015, 27 (06) : 665 - 668
  • [26] Gate-stack optimization of a vertically stacked nanosheet FET for digital/analog/RF applications
    Tayal, Shubham
    Bhattacharya, Sandip
    Ajayan, J.
    Thoutam, Laxman Raju
    Muchahary, Deboraj
    Jadav, Sunil
    Krishan, Bal
    Nizamuddin, M.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2022, 21 (03) : 608 - 617
  • [27] Gate-stack optimization of a vertically stacked nanosheet FET for digital/analog/RF applications
    Shubham Tayal
    Sandip Bhattacharya
    J. Ajayan
    Laxman Raju Thoutam
    Deboraj Muchahary
    Sunil Jadav
    Bal Krishan
    M. Nizamuddin
    Journal of Computational Electronics, 2022, 21 : 608 - 617
  • [28] A Broadband Stacked Power Amplifier in 45-nm CMOS SOI Technology
    Chen, Jing-Hwa
    Helmi, Sultan R.
    Azadegan, Reza
    Aryanfar, Farshid
    Mohammadi, Saeed
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (11) : 2775 - 2784
  • [29] Analysis of Random Telegraph Noise in 45-nm CMOS Using On-Chip Characterization System
    Realov, Simeon
    Shepard, Kenneth L.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (05) : 1716 - 1722
  • [30] 45 nm/32 nm CMOS - Challenge and perspective
    Ishimaru, Kazunari
    SOLID-STATE ELECTRONICS, 2008, 52 (09) : 1266 - 1273