Monolithic 3D-enabled High Performance and Energy Efficient Network-on-Chip

被引:20
|
作者
Das, Sourav [1 ]
Doppa, Janardhan Rao [1 ]
Pande, Partha Pratim [1 ]
Chakrabarty, Krishnendu [2 ]
机构
[1] Washington State Univ, Sch EECS, Pullman, WA 99164 USA
[2] Duke Univ, Dept ECE, Durham, NC USA
基金
美国国家科学基金会;
关键词
Monolithic integration; M3D; NoC; energy efficient; high performance; TSV; thermal profile; NOC; ARCHITECTURE; PLATFORM; DESIGN;
D O I
10.1109/ICCD.2017.43
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Emergence of monolithic 3D (M3D) integration has opened up the possibility of designing the ultra-low-power and high-performance circuits and systems. The smaller dimensions of monolithic inter-tier vias (MIVs) offer high density integration, the flexibility of partitioning logic blocks across multiple tiers, and significantly reduced total wire-length. In this work, we explore the design space of M3D-enabled energy-efficient NoC architectures and present a comparative performance evaluation with TSV-based counterparts. We describe the optimization of the link and router placements of the M3D-enabled NoC to ensure maximum achievable performance. The placement of M3D-enabled routers and links are explored using a machine-learning-inspired optimization algorithm. The proposed M3D-enabled NoC architecture achieves 32% lower energy-delay-product (EDP) compared to the conventional mesh-based counterpart. We also demonstrate that for the diverse set of benchmarks considered in this work, the M3D-enabled NoC, on an average, achieves 28% lower EDP than the TSV-based counterpart.
引用
收藏
页码:233 / 240
页数:8
相关论文
共 50 条
  • [31] HREN: A Hybrid Reliable and Energy-Efficient Network-on-Chip Architecture
    Bhamidipati, Padmaja
    Karanth, Avinash
    [J]. IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2022, 10 (02) : 537 - 548
  • [32] Energy-Efficient Optical Network-on-Chip Architecture for Heterogeneous Multicores
    Van Winkle, Scott
    Ditomaso, Dominic
    Kennedy, Matthew
    Kodi, Avinash
    [J]. 2016 IEEE OPTICAL INTERCONNECTS CONFERENCE (OI), 2016, : 62 - 63
  • [33] A Java']Java 3D-enabled cyber workspace
    Wang, LH
    Wong, B
    Shen, WM
    Lang, S
    [J]. COMMUNICATIONS OF THE ACM, 2002, 45 (11) : 45 - 49
  • [34] An efficient energy and thermal-aware mapping for regular network-on-chip
    Xu, Changqing
    Liu, Yi
    Zhu, Zhangming
    Yang, YinTang
    [J]. IEICE ELECTRONICS EXPRESS, 2017, 14 (17):
  • [35] Energy-Efficient Multiple Network-on-Chip Architecture With Bandwidth Expansion
    Zhou, Wu
    Ouyang, Yiming
    Xu, Dongyu
    Huang, Zhengfeng
    Liang, Huaguo
    Wen, Xiaoqing
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (04) : 442 - 455
  • [36] Energy-Efficient Black Hole Router Detection in Network-on-Chip
    Daoud, Luka
    Rafla, Nader
    [J]. 2022 IEEE 35TH INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (IEEE SOCC 2022), 2022, : 166 - 171
  • [37] Energy-Efficient Black Hole Router Detection in Network-on-Chip
    Boise State University, Electrical and Computer Engineering, Boise
    ID, United States
    [J]. Int. Syst. Chip Conf., 2164,
  • [38] A High-performance Network-on-Chip Topology for Neuromorphic Architectures
    Akbari, Nasrin
    Modarressi, Mehdi
    [J]. 2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE AND ENGINEERING (CSE) AND IEEE/IFIP INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING (EUC), VOL 2, 2017, : 9 - 16
  • [39] Reconfigurable Network-on-Chip for 3D Neural Network Accelerators
    Firuzan, Arash
    Modarressi, Mehdi
    Daneshtalab, Masoud
    Reshadi, Midia
    [J]. 2018 TWELFTH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS), 2018,
  • [40] A Power-Efficient Hierarchical Network-on-Chip Topology for Stacked 3D ICs
    Matos, Debora
    Reinbrecht, Cezar
    Motta, Tiago
    Susin, Altamiro
    [J]. 2013 IFIP/IEEE 21ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2013, : 308 - 313