A Compact Low-Power Mitchell-Based Error Tolerant Multiplier

被引:0
|
作者
Sultan, Aly [1 ]
Hassan, Ali H. [2 ]
Mostafa, Hassan [2 ,3 ]
机构
[1] AUC, Dept Elect & Commun Engn, New Cairo 11835, Egypt
[2] Cairo Univ, Elect & Commun Engn Dept, Giza 12613, Egypt
[3] Zewail City Sci & Technol, Nanotechnol & Nanoelect Program, Sheikh Zayed 12588, Egypt
关键词
approximate computing; approximate multiplier; low-power; truncation; error-tolerant; power-efficient;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power consumption is a crucial design aspect in multimedia and machine learning applications. Approximate computing offers an energy-efficient approach for both power reduction and area optimization. In this paper, a hybrid approximation methodology based on error tolerant multipliers (ETMs) is introduced. The proposed design splits the approximation process into two parts: (1) approximating the most significant bits (MSBs) using approximate logarithms and (2) approximating the least significant bits (LSBs) using truncation. A prototype of the proposed multiplier is demonstrated with an image processing application (JPEG compression) using a Discrete Cosine Transform (DCT) where the power delay product (PDP) is improved by 1.9X. And the area utilization is reduced by 2.7X with only 20% reduction in the output image peak signal-to-noise ratio (PSNR).
引用
收藏
页码:130 / 133
页数:4
相关论文
共 50 条
  • [31] Low-power low-noise CMOS analogue multiplier
    Li, Z.
    Chen, C.
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2006, 153 (03): : 261 - 267
  • [32] A Low-Power Compact NQR Based Explosive Detection System
    Zhang, Xinwang
    Schemm, Nathan
    Balkir, Sina
    Hoffman, Michael W.
    IEEE SENSORS JOURNAL, 2014, 14 (02) : 497 - 507
  • [33] A Compact Low-Power eDRAM-based NoC Buffer
    Li, Cheng
    Ampadu, Paul
    2015 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2015, : 116 - 121
  • [34] Low-power design and application based on CSD optimization for a fixed coefficient multiplier
    LIU HongXia & YUAN Bo Key Laboratory of Ministry of Education for Wide Band-Gap Semiconductor Devices
    ScienceChina(InformationSciences), 2011, 54 (11) : 2443 - 2453
  • [35] A low-power multiplier using adiabatic CPL circuits
    Wang, Ling
    Hu, Jianping
    Dai, Jing
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 21 - 24
  • [36] A low-power multiplier with bypassing logic and operand decomposition
    Kuo, Ko-Chi
    Chou, Chi-Wen
    IMECS 2006: INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, 2006, : 217 - +
  • [37] Low-power design and application based on CSD optimization for a fixed coefficient multiplier
    Liu HongXia
    Yuan Bo
    SCIENCE CHINA-INFORMATION SCIENCES, 2011, 54 (11) : 2443 - 2453
  • [38] Design of Low-Power Multiplier Using UCSLA Technique
    Ravi, S.
    Patel, Anand
    Shabaz, Md
    Chaniyara, Piyush M.
    Kittur, Harish M.
    ARTIFICIAL INTELLIGENCE AND EVOLUTIONARY ALGORITHMS IN ENGINEERING SYSTEMS, VOL 2, 2015, 325 : 119 - 126
  • [39] A new design of a low-power reversible Vedic multiplier
    Rashno, Meysam
    Haghparast, Majid
    Mosleh, Mohammad
    INTERNATIONAL JOURNAL OF QUANTUM INFORMATION, 2020, 18 (03)
  • [40] Low-Power Multiplier Design Using a Bypassing Technique
    Wang, Chua-Chin
    Sung, Gang-Neng
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 57 (03): : 331 - 338