An FPGA-Based Approach for Packet Deduplication in 100 Gigabit-per-Second Networks

被引:0
|
作者
Ruiz, Mario [1 ]
Sutter, Gustavo [1 ]
Lopez-Buedo, Sergio [1 ,2 ]
Fernando Zazo, Jose [2 ]
Lopez de Vergara, Jorge E. [1 ,2 ]
机构
[1] Univ Autonoma Madrid, Escuela Politecn Super, High Performance Comp & Networking Res Grp, Madrid, Spain
[2] NAUDIT HPCN, Madrid, Spain
关键词
ARCHITECTURES; ROUTERS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network traffic monitoring usually faces the problem of packet duplication, which arises when port mirroring is being used. That is, when traffic is copied from the ports of a switch or a router that are being monitored, to a mirror port where a monitoring probe is attached. Thus, a packet can be copied twice, both at the ingress and egress ports, therefore generating duplicates. Information redundancy caused by packet duplication not only leads to increased workloads at the monitoring probes, but also calls for more disk space to store the network traces. Actually, packet duplication may increase 100% the monitoring load. There are different sorts of packet duplication; in this paper we focus on switching duplication, because it is the most common in a network monitoring scenario, where the network probe is attached to a core switch. We present a high performance FPGA architecture that is able to detect and remove duplicated packets in 100 Gbit/s networks. It is based on a 64-bit key and a BRAM-based shift register that allows us to build an element-based sliding window of size up to 79,872 elements. The design targets the Xilinx Virtex UltraScale family, using the integrated 100G Ethernet Subsystem available in such devices, and it has been tested on a VCU108 evaluation kit.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] GIGABIT-PER-SECOND DUAL-GATE MESFET SWITCHING AND MULTIPLEXER OPERATION FOR HIGH-SPEED FIBEROPTIC SYSTEMS
    SCOTT, JR
    MINASIAN, RA
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 1987, 5 (10) : 1459 - 1465
  • [32] A Multi Gigabit FPGA-based 5-tuple classification system
    Nikitakis, Antonis
    Papaefstathiou, Ioannis
    2008 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, PROCEEDINGS, VOLS 1-13, 2008, : 2081 - 2085
  • [33] Realization of FPGA-based Packet Classification in Embedded System
    Wang Yong-gang
    Zhang Tao
    Zheng Yu-feng
    Yang Yang
    I2MTC: 2009 IEEE INSTRUMENTATION & MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1-3, 2009, : 911 - 915
  • [34] FPGA-based testbed for packet switch performance measurement
    Abdo, Ahmad
    Hall, Trevor
    2006 IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE PROCEEDINGS, VOLS 1-5, 2006, : 347 - +
  • [35] An FPGA-Based Malicious DNS Packet Detection Tool
    Thomas, Brennon
    Mullins, Barry
    PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON INFORMATION WARFARE AND SECURITY, 2010, : 337 - 342
  • [36] FPGA-based TCP/IP Checksum Offloading Engine for 100 Gbps Networks
    Sutter, Gustavo
    Ruiz, Mario
    Lopez-Buedo, Sergio
    Alonso, Gustavo
    2018 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2018,
  • [37] Demonstration of Gigabit-per-second and higher data rates at extremely high efficiency using superconducting nanowire single photon detectors
    Robinson, Bryan S.
    Kerman, Andrew J.
    Dauler, Eric A.
    Boroson, Don M.
    Hamilton, Scott A.
    Yang, Joel K. W.
    Anant, Vikas
    Berggren, Karl K.
    FREE-SPACE LASER COMMUNICATIONS VII, 2007, 6709
  • [38] Exploiting Packet-Level Parallelism of Packet Parsing for FPGA-Based Switches
    Li, Junnan
    Han, Biao
    Sun, Zhigang
    Li, Tao
    Wang, Xiaoyan
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2019, E102B (09) : 1862 - 1874
  • [39] Vertical-cavity surface-emitting lasers flip-chip bonded to gigabit-per-second CMOS circuits
    Krishnamoorthy, AV
    Chirovsky, LMF
    Hobson, WS
    Leibenguth, RE
    Hui, SP
    Zydzik, CJ
    Goossen, KW
    Wynn, JD
    Tseng, BJ
    Lopata, J
    Walker, JA
    Cunningham, JE
    D'Asaro, LA
    IEEE PHOTONICS TECHNOLOGY LETTERS, 1999, 11 (01) : 128 - 130
  • [40] Micro-lensed gigabit-per-second high-efficiency quantum-well right-emitting diodes
    Windisch, R
    Rooman, C
    Kuijk, M
    Dutta, B
    Döhler, GH
    Borghs, G
    Heremans, P
    ELECTRONICS LETTERS, 2000, 36 (04) : 351 - 352