The Optimization of Spacer Engineering for Capacitor-Less DRAM Based on the Dual-Gate Tunneling Transistor

被引:6
|
作者
Li, Wei [1 ]
Liu, Hongxia [1 ]
Wang, Shulong [1 ]
Chen, Shupeng [1 ]
Wang, Qianqiong [1 ]
机构
[1] Xidian Univ, Sch Microelect, Key Lab Wide Band Gap Semicond Mat & Devices Educ, Xian 710071, Shaanxi, Peoples R China
来源
基金
中国国家自然科学基金;
关键词
Tunneling FET (TFET); DRAM; Spacer engineering; Retention time; RETENTION TIME; 1T-DRAM CELL; LOW-POWER; GENERATION;
D O I
10.1186/s11671-018-2483-8
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The DRAM based on the dual-gate tunneling FET (DGTFET) has the advantages of capacitor-less structure and high retention time. In this paper, the optimization of spacer engineering for DGTFET DRAM is systematically investigated by Silvaco-Atlas tool to further improve its performance, including the reduction of reading "0" current and extension of retention time. The simulation results show that spacers at the source and drain sides should apply the low-k and high-k dielectrics, respectively, which can enhance the reading "1" current and reduce reading "0" current. Applying this optimized spacer engineering, the DGTFET DRAM obtains the optimum performance-extremely low reading "0" current (10-14A/mu m) and large retention time (10s), which decreases its static power consumption and dynamic refresh rate. And the low reading "0" current also enhances its current ratio (107) of reading "1" to reading "0". Furthermore, the analysis about scalability reveals its inherent shortcoming, which offers the further investigation direction for DGTFET DRAM.
引用
收藏
页数:9
相关论文
共 50 条
  • [41] More physical understanding of current characteristics of tunneling field-effect transistor leveraged by gate positions and properties through dual-gate and gate-all-around structuring
    Ansari, Md Hasan Raza
    Cho, Seongjae
    Park, Byung-Gook
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2020, 126 (11):
  • [42] Optimization of Design Parameters for Vertical Tunneling Based Dual Metal Dual Gate TFET
    Paras, N.
    Chauhan, S. S.
    PROCEEDINGS OF THE 2019 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING & COMMUNICATION ENGINEERING (ICACCE-2019), 2019,
  • [43] Capacitor-Less Dual-Mode All-Digital LDO With ΔΣ-Modulation-Based Ripple Reduction
    Akram, Muhammad Abrar
    Hong, Wook
    Ha, Sohmyung
    Hwang, In-Chul
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (05) : 1620 - 1624
  • [44] A capacitor-less DRAM cell on 75nm gate length, 16nm thin fully depleted SOI device for high density embedded memories
    Ranica, R
    Villaret, A
    Fenouillet-Beranger, C
    Malinge, P
    Mazoyer, P
    Masson, P
    Delille, D
    Charbuillet, C
    Candelier, P
    Skotnicki, T
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 277 - 280
  • [45] 3-D Dual-Gate Photosensitive Thin-Film Transistor Architectures Based on Amorphous Silicon
    Wang, Kai
    Ou, Hai
    Chen, Jun
    Nathan, Arokia
    Deng, Shaozhi
    Xu, Ningsheng
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (12) : 4952 - 4958
  • [46] Multi-Level Cell Structure for Capacitor-Less 1T DRAM With SiGe-Based Separated Data Storing Regions
    Hwang, Eungi
    Hyun Kim, Jang
    Kim, Sangwan
    Kim, Garam
    IEEE ACCESS, 2025, 13 : 52528 - 52537
  • [47] A Microfluidic Fluorescence Biosensor Based on Three-Dimensional Dual-Gate Photosensitive Thin-Film Transistor
    Zhou, Qi
    He, Hantao
    Ou, Hai
    Chen, Jun
    Zhou, Jianhua
    Wang, Kai
    2017 ASIA COMMUNICATIONS AND PHOTONICS CONFERENCE (ACP), 2017,
  • [48] Sensitivity enhancement of amorphous InGaZnO thin film transistor based extended gate field-effect transistors with dual-gate operation
    Jang, Hyun-June
    Gu, Ja-Gyeong
    Cho, Won-Ju
    SENSORS AND ACTUATORS B-CHEMICAL, 2013, 181 : 880 - 884
  • [49] Electrolytic Capacitor-Less Dual-Half Active Bridge Resonant Converter With PSO-Based MPP Tracking
    Barnawal, Prakash Ji
    Lal, Vivek Nandan
    Singh, Rajeev Kumar
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2024, 39 (09) : 11281 - 11294
  • [50] Investigation and Analysis of Dual Metal Gate Overlap on Drain Side Tunneling Field Effect Transistor with Spacer in 10nm Node
    Howldar, S.
    Balaji, B.
    Rao, K. Srinivasa
    INTERNATIONAL JOURNAL OF ENGINEERING, 2024, 37 (05): : 887 - 895