The Optimization of Spacer Engineering for Capacitor-Less DRAM Based on the Dual-Gate Tunneling Transistor

被引:6
|
作者
Li, Wei [1 ]
Liu, Hongxia [1 ]
Wang, Shulong [1 ]
Chen, Shupeng [1 ]
Wang, Qianqiong [1 ]
机构
[1] Xidian Univ, Sch Microelect, Key Lab Wide Band Gap Semicond Mat & Devices Educ, Xian 710071, Shaanxi, Peoples R China
来源
基金
中国国家自然科学基金;
关键词
Tunneling FET (TFET); DRAM; Spacer engineering; Retention time; RETENTION TIME; 1T-DRAM CELL; LOW-POWER; GENERATION;
D O I
10.1186/s11671-018-2483-8
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The DRAM based on the dual-gate tunneling FET (DGTFET) has the advantages of capacitor-less structure and high retention time. In this paper, the optimization of spacer engineering for DGTFET DRAM is systematically investigated by Silvaco-Atlas tool to further improve its performance, including the reduction of reading "0" current and extension of retention time. The simulation results show that spacers at the source and drain sides should apply the low-k and high-k dielectrics, respectively, which can enhance the reading "1" current and reduce reading "0" current. Applying this optimized spacer engineering, the DGTFET DRAM obtains the optimum performance-extremely low reading "0" current (10-14A/mu m) and large retention time (10s), which decreases its static power consumption and dynamic refresh rate. And the low reading "0" current also enhances its current ratio (107) of reading "1" to reading "0". Furthermore, the analysis about scalability reveals its inherent shortcoming, which offers the further investigation direction for DGTFET DRAM.
引用
收藏
页数:9
相关论文
共 50 条
  • [21] 2-phase 2-stage Capacitor-less Gate Driver for Gallium Nitride Gate Injection Transistor for Reduced Gate Ringing
    Cai, Aaron
    Herreria, Arnel C.
    How, Sin Ban
    Siek, Liter
    WIPDA 2015 3RD IEEE WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS, 2015, : 129 - 134
  • [22] Capacitor-Less Low-Power Neuron Circuit with Multi-Gate Feedback Field Effect Transistor
    Lee, Junhyeong
    Cha, Misun
    Kwon, Min-Woo
    APPLIED SCIENCES-BASEL, 2023, 13 (04):
  • [23] Floating Body Effect in Partially Depleted Silicon Nanowire Transistors and Potential Capacitor-Less One-Transistor DRAM Applications
    Lee, Myeongwon
    Moon, Taeho
    Kim, Sangsig
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2012, 11 (02) : 355 - 359
  • [25] Capacitor-less LDR based on flipped voltage follower with dual-feedback loops
    Zhang, Qi
    Chen, Houpeng
    Lei, Yu
    Li, Xiaoyun
    Miao, Jie
    Wang, Qian
    Song, Zhitang
    IEICE ELECTRONICS EXPRESS, 2017, 14 (12):
  • [26] Dual-gate field effect transistor based on ZnO nanowire with high-K gate dielectrics
    Yao, Zongni
    Sun, Weijie
    Li, Wuxia
    Yang, Haifang
    Li, Junjie
    Gu, Changzhi
    MICROELECTRONIC ENGINEERING, 2012, 98 : 343 - 346
  • [27] Variability-Aware Table-Based DC Model of a Dual-Gate Transistor
    Kasprowicz, Dominik
    PROCEEDINGS OF THE 24TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS - MIXDES 2017, 2017, : 154 - 158
  • [28] Design, Simulation, and Fabrication of a New Poly-Si Based Capacitor-less 1T-DRAM Cell
    Chen, Yun-Ru
    Lin, Jyi-Tsong
    Chang, Tzu-Feng
    Eng, Yi-Chuen
    Lin, Po-Hsieh
    Chen, Cheng-Hsin
    2012 28TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (MIEL), 2012, : 85 - 88
  • [29] 2D Short-Channel Tunneling Transistor Relying on Dual-Gate Modulation for Integrated Circuits Application
    Li, Ling
    Deng, Qunrui
    Sun, Yiming
    Zhang, Jielian
    Zheng, Tao
    Wang, Wenhai
    Pan, Yuan
    Gao, Wei
    Lu, Jianting
    Li, Jingbo
    Huo, Nengjie
    ADVANCED FUNCTIONAL MATERIALS, 2023, 33 (45)
  • [30] A new pressure microsensor based on dual-gate graphene field-effect transistor with a vertically movable top-gate: Proposal, analysis, and optimization
    Tamersit, Khalil
    Kotti, Mouna
    Fakhfakh, Mourad
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2020, 124 (124)