A Flexible Network on-Chip Router for Data-Flow Monitoring

被引:0
|
作者
Meghabber, Mohammed Amine [1 ]
Aroui, Abdelkader [1 ]
Loukil, Lakhdar [1 ]
Benyamina, Abou El Hassan [1 ]
Benhaoua, Kamel [1 ]
Djeradi, Toufik [2 ]
机构
[1] Univ Oran 1, Comp Sci Dept, Oran, Algeria
[2] Schlumberger Integrated Solut, Houston, TX USA
关键词
Embedded Systems; Network on-Chip; Simulation; Router; Wormhole; Monitoring;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Network on-Chip (NoC) is considered as an emerging technology for distributed embedded systems which is proposed as an alternative interconnection solution in MutliProcessors System on-Chip (MPSoC). This paper proposes a graphical toll that allows researchers to generate and configure quickly their Network on-Chip in the hope to evaluate easily their contributions in no time. Unlike major existing simulators which are developed in hardware language description and make debugging very difficult, this high-level framework helps software designer, who need simpler means, to properly build mapping and scheduler algorithm then validate their contributions. This proposed toll is open source and extensible. The provided conceptual details allow users to efficiently create, validate their real scheduler and mapper as well as integrate it easily.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Efficient on-chip communications for data-flow IPs
    Fraboulet, A
    Risset, T
    [J]. 15TH IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS, 2004, : 293 - 303
  • [2] AN ON-CHIP SMART MEMORY FOR A DATA-FLOW CPU
    UVIEGHARA, GA
    NAKAGOME, Y
    JEONG, DK
    HODGES, DA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (01) : 84 - 94
  • [3] On-chip router
    Simon Pleasants
    [J]. Nature Photonics, 2014, 8 (2) : 85 - 85
  • [4] Flexible router architecture for network-on-chip
    Sayed, Mostafa S.
    Shalaby, Ahmed
    El-Sayed, Mohamed
    Goulart, Victor
    [J]. COMPUTERS & MATHEMATICS WITH APPLICATIONS, 2012, 64 (05) : 1301 - 1310
  • [5] Exploring Concentration and Channel Slicing in On-chip Network Router
    Kumar, Prabhat
    Pan, Yan
    Kim, John
    Memik, Gokhan
    Choudhary, Alok
    [J]. 2009 3RD ACM/IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, 2009, : 276 - +
  • [6] Analyzing Credit-Based Router-to-Router Flow Control for On-Chip Networks
    Qian, Yue
    Lu, Zhonghai
    Dou, Wenhua
    Dou, Qiang
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (10): : 1276 - 1283
  • [7] Intersection queue on-chip router
    Xu, Xiao-Wei
    Bi, Zhuo
    Xu, Yu-Lin
    [J]. Dongbei Daxue Xuebao/Journal of Northeastern University, 2014, 35 : 85 - 90
  • [8] Design and Analysis of On-Chip Router
    Liu, Cheng
    Xiao, Liyi
    Fu, Fangfa
    [J]. 2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1827 - 1830
  • [9] A Resilient On-chip Router Design Through Data Path Salvaging
    Liu, Cheng
    Zhang, Lei
    Han, Yinhe
    Li, Xiaowei
    [J]. 2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [10] On-Chip Process Variability Monitoring Flow
    Moubdi, Nabila
    Maurine, Philippe
    Wilson, Robin
    Engels, Sylvain
    Azemard, Nadine
    Dumettier, Vincent
    Busson, Pierre
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (04) : 601 - 606