Performance investigation of InAs based dual electrode tunnel FET on the analog/RF platform

被引:24
|
作者
Anand, Sunny [1 ]
Sarin, R. K. [1 ]
机构
[1] Dr BR Ambedkar Natl Inst Technol Jalandhar, Dept Elect & Commun Engn, Jalandhar, Punjab, India
关键词
Dual electrode doping-less TFET (DEDLTFET); Low bandgap material; Analog performance; Charge plasma; Band to band tunneling (BTBT); FIELD; TRANSISTORS; MOBILITY;
D O I
10.1016/j.spmi.2016.06.001
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
In this paper for the first time, InAs based doping-less Tunnel FET is proposed and investigated. This paper also demonstrates and discusses the impact of gate stacking (SiO2 + HfO2) with equivalent oxide thickness EOT = 0.8 for analog/RF performance. The charge plasma technique is used to form source/drain region on an intrinsic InAs body by selecting proper work function of metal electrode. The paper compares different combinations of gate stacking (SiO2 and HfO2) on the basis of different analog and RF parameters such as transconductance (g(m)), transconductance to drive current ratio (g(m)/I-D), output conductance (g(d)), intrinsic gain (A(v)), total gate capacitance (C-gg) and unity-gain cutoff frequency (f(T)). The proposed device produces an ON state current of I-ON similar to 6 mA along with I-ON/I-OFF similar to 10(12), point subthreshold slope (SS similar to 1.9 mV/dec), average subthreshold slope (AV SS similar to 14.2 mV/dec) and cut-off frequency in Terahertz. The focus of this work is to eliminate the fabrication issues and providing the enhanced performance compared to doped device. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:60 / 69
页数:10
相关论文
共 50 条
  • [1] Analog performance investigation of dual electrode based doping-less tunnel FET
    Sunny Anand
    S. Intekhab Amin
    R. K. Sarin
    [J]. Journal of Computational Electronics, 2016, 15 : 94 - 103
  • [2] Analog performance investigation of dual electrode based doping-less tunnel FET
    Anand, Sunny
    Amin, S. Intekhab
    Sarin, R. K.
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (01) : 94 - 103
  • [3] Study of effect of gate-length downscaling on the analog/RF performance and linearity investigation of InAs-based nanowire Tunnel FET
    Biswal, Sudhansu Mohan
    Baral, Biswajit
    De, Debashis
    Sarkar, Angsuman
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2016, 91 : 319 - 330
  • [4] Investigation on RF/Analog Performance in SiGe Pocket n-Tunnel FET
    Saha, Rajesh
    Panda, Deepak Kumar
    Goswami, Rupam
    [J]. IETE JOURNAL OF RESEARCH, 2024, 70 (03) : 2871 - 2877
  • [5] Effect of gate-length downscaling on the analog/RF and linearity performance of InAs-based nanowire tunnel FET
    Baral, Biswajit
    Biswal, Sudhansu Mohan
    De, Debashis
    Sarkar, Angsuman
    [J]. INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2017, 30 (3-4)
  • [6] Performance analysis of charge plasma based dual electrode tunnel FET
    Sunny Anand
    S.Intekhab Amin
    R.K.Sarin
    [J]. Journal of Semiconductors, 2016, 37 (05) : 39 - 46
  • [7] Performance analysis of charge plasma based dual electrode tunnel FET
    Sunny Anand
    S.Intekhab Amin
    R.K.Sarin
    [J]. Journal of Semiconductors, 2016, (05) : 39 - 46
  • [8] Performance analysis of charge plasma based dual electrode tunnel FET
    Anand, Sunny
    Amin, S. Intekhab
    Sarin, R. K.
    [J]. JOURNAL OF SEMICONDUCTORS, 2016, 37 (05)
  • [9] Investigation of Charge-plasma Based Dopingless Tunnel FET for Analog/RF and Linear Applications
    Sharma, Suruchi
    Basu, Rikmantra
    Kaur, Baljit
    [J]. SILICON, 2022, 14 (13) : 7701 - 7710
  • [10] Investigation of Charge-plasma Based Dopingless Tunnel FET for Analog/RF and Linear Applications
    Suruchi Sharma
    Rikmantra Basu
    Baljit Kaur
    [J]. Silicon, 2022, 14 : 7701 - 7710