Performance investigation of InAs based dual electrode tunnel FET on the analog/RF platform

被引:24
|
作者
Anand, Sunny [1 ]
Sarin, R. K. [1 ]
机构
[1] Dr BR Ambedkar Natl Inst Technol Jalandhar, Dept Elect & Commun Engn, Jalandhar, Punjab, India
关键词
Dual electrode doping-less TFET (DEDLTFET); Low bandgap material; Analog performance; Charge plasma; Band to band tunneling (BTBT); FIELD; TRANSISTORS; MOBILITY;
D O I
10.1016/j.spmi.2016.06.001
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
In this paper for the first time, InAs based doping-less Tunnel FET is proposed and investigated. This paper also demonstrates and discusses the impact of gate stacking (SiO2 + HfO2) with equivalent oxide thickness EOT = 0.8 for analog/RF performance. The charge plasma technique is used to form source/drain region on an intrinsic InAs body by selecting proper work function of metal electrode. The paper compares different combinations of gate stacking (SiO2 and HfO2) on the basis of different analog and RF parameters such as transconductance (g(m)), transconductance to drive current ratio (g(m)/I-D), output conductance (g(d)), intrinsic gain (A(v)), total gate capacitance (C-gg) and unity-gain cutoff frequency (f(T)). The proposed device produces an ON state current of I-ON similar to 6 mA along with I-ON/I-OFF similar to 10(12), point subthreshold slope (SS similar to 1.9 mV/dec), average subthreshold slope (AV SS similar to 14.2 mV/dec) and cut-off frequency in Terahertz. The focus of this work is to eliminate the fabrication issues and providing the enhanced performance compared to doped device. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:60 / 69
页数:10
相关论文
共 50 条
  • [31] Investigation and statistical modeling of InAs-based double gate tunnel FETs for RF performance enhancement
    S.Poorvasha
    B.Lakshmi
    [J]. Journal of Semiconductors, 2018, 39 (05) : 34 - 44
  • [32] Analysis of Negative Differential Resistance and RF/Analog Performance on Drain Engineered Negative Capacitance Dual Stacked-Source Tunnel FET
    Vanlalawmpuia, K.
    Medury, Aditya Sankar
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (03) : 1417 - 1424
  • [33] Investigation and statistical modeling of InAs-based double gate tunnel FETs for RF performance enhancement
    S.Poorvasha
    B.Lakshmi
    [J]. Journal of Semiconductors, 2018, (05) : 34 - 44
  • [34] Investigation and statistical modeling of InAs-based double gate tunnel FETs for RF performance enhancement
    Poorvasha, S.
    Lakshmi, B.
    [J]. JOURNAL OF SEMICONDUCTORS, 2018, 39 (05)
  • [35] Analog/RF Performance Investigation of Dopingless FET for Ultra-Low Power Applications
    Sirohi, Ankit
    Sahu, Chitrakant
    Singh, Jawar
    [J]. IEEE ACCESS, 2019, 7 : 141810 - 141816
  • [36] Investigation of Analog/RF and linearity performance with self-heating effect in nanosheet FET
    Rathore, Sunil
    Jaisawal, Rajeewa Kumar
    Kondekar, Pravin N.
    Bagga, Navjeet
    [J]. MICROELECTRONICS JOURNAL, 2023, 139
  • [37] RF and Stability Performance of Double Gate Tunnel FET
    Sivasankaran, K.
    Mallick, P. S.
    Murali, N.
    Kumar, Kiran
    [J]. 2012 INTERNATIONAL CONFERENCE ON EMERGING ELECTRONICS (ICEE), 2012,
  • [38] Analysis of the Impact of Interface Trap Charges on the Analog/RF Performance of a Graphene Nanoribbon Vertical Tunnel FET
    Liana, Zohming
    Choudhuri, Bijit
    Bhowmick, Brinda
    [J]. JOURNAL OF ELECTRONIC MATERIALS, 2023, 52 (10) : 6825 - 6839
  • [39] Analysis of the Impact of Interface Trap Charges on the Analog/RF Performance of a Graphene Nanoribbon Vertical Tunnel FET
    Zohming Liana
    Bijit Choudhuri
    Brinda Bhowmick
    [J]. Journal of Electronic Materials, 2023, 52 : 6825 - 6839
  • [40] Continuous semianalytical modeling of vertical surrounding-gate tunnel FET: analog/RF performance evaluation
    Abdelmalek, Nidhal
    Djeffal, Faycal
    Bentrcia, Toufik
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (02) : 724 - 735