A Novel Low Power Ternary Multiplier Design using CNFETs

被引:11
|
作者
Sirugudi, Harita [1 ]
Gadgil, Sharvani [1 ]
Vudadha, Chetan [1 ]
机构
[1] BITS Pilani, Dept EEE, Hyderabad Campus, Hyderabad 500078, India
关键词
CNFET; Single-Trit Multiplier; Three-Trit Multiplier; Ternary Logic; Low power; CIRCUITS; CMOS;
D O I
10.1109/VLSID49098.2020.00022
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Carbon Nanotube Field Effect Transistors (CNFETs) are considered to be an ideal choice for implementation of Multi-valued logic circuits, as by using CNFETs multiple thresholds can be obtained by altering the dimensions of the carbon nanotube. Implementation of various CNFET based Ternary Arithmetic circuits like Adders and Multipliers is extensively researched upon. The existing design for a CNFET based Multiplier is based on the classical Wallace approach which uses 3:1 Multiplexers along with Unary operators of Ternary logic. In this paper, design of a novel low power Single-Trit Multiplier and a Three-Trit Multiplier is proposed which uses a 2:1 Multiplexer based design approach. This design shows considerable improvement in terms of power consumption. From the Hspice simulation results, it is noted that the proposed Single-Trit Multiplier design results in up to 99% reduction in Power consumption, 56% reduction in Delay and 99.8% reduction in Power-Delay Product (PDP) when compared to an existing Single-Trit Multiplier. Proposed Three-Trit Multiplier results in savings in power consumption up to 98.2% and 98.5% reduction in PDP when compared to Three-Trit Multiplier design in the existing literature.
引用
收藏
页码:25 / 30
页数:6
相关论文
共 50 条
  • [41] DESIGN OF ONE TRIT TERNARY MULTIPLIER
    ISRAEL, M
    ETIEMBLE, D
    [J]. DIGITAL PROCESSES, 1978, 4 (3-4): : 231 - 236
  • [42] Enabling Energy-Efficient Ternary Logic Gates using CNFETs
    Tabrizchi, Sepehr
    Sharifi, Fazel
    Badawy, Abdel-Hameed
    Saifullah, Z. M.
    [J]. 2017 IEEE 17TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2017, : 542 - 547
  • [43] A Novel Low-Complexity Power-Efficient Design of Standard Ternary Logic Gates using CNTFET
    Paul, Anisha
    Pradhan, Buddhadev
    [J]. 2023 INTERNATIONAL CONFERENCE ON COMPUTER, ELECTRICAL & COMMUNICATION ENGINEERING, ICCECE, 2023,
  • [44] Design of Low-Power Wallace Tree Multiplier Architecture Using Modular Approach
    Solanki, Vaibhavi
    Darji, A. D.
    Singapuri, Harikrishna
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (09) : 4407 - 4427
  • [45] Design of Low Power Digital Multiplier Using Dual Threshold Voltage Adder Module
    Raja, L.
    Prabhu, B. M.
    Thanushkodi, K.
    [J]. INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY AND SYSTEM DESIGN 2011, 2012, 30 : 1179 - 1186
  • [46] Design of low power, high speed multiplier using optimized PDP full adder
    Kathirvelu, M.
    Manigandan, D.T.
    [J]. Journal of Computational Information Systems, 2012, 8 (15): : 6347 - 6356
  • [47] Design of Low-Power Wallace Tree Multiplier Architecture Using Modular Approach
    Vaibhavi Solanki
    A. D. Darji
    Harikrishna Singapuri
    [J]. Circuits, Systems, and Signal Processing, 2021, 40 : 4407 - 4427
  • [48] Design and Analysis of FIR Filters Using Low Power Multiplier and Full Adder Cells
    Kiruthika, S.
    Starbino, A. Vimala
    [J]. 2017 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, INSTRUMENTATION AND COMMUNICATION ENGINEERING (ICEICE), 2017,
  • [49] ASIC DESIGN OF LOW POWER VLSI ARCHITECTURE FOR DIFFERENT MULTIPLIER ALGORITHMS USING COMPRESSORS
    Abhilash, R.
    Dubey, Sanjay
    Chinnaaiah, M. C.
    [J]. 2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 387 - 392
  • [50] Novel Ternary Adder and Multiplier Designs Without Using Decoders or Encoders
    Aljaam, Jihad Mohamed
    Jaber, Ramzi A.
    Al-Maadeed, Somaya Ali
    [J]. IEEE ACCESS, 2021, 9 : 56726 - 56735