Reliable Power Delivery System Design for Three-Dimensional Integrated Circuits (3D ICs)

被引:1
|
作者
Luo, Pei-Wen [1 ]
Wang, Tao [2 ]
Wey, Chin-Long [3 ]
Cheng, Liang-Chia [1 ]
Sheu, Bih-Lan [1 ]
Shi, Yiyu [2 ]
机构
[1] Ind Technol Res Inst, Hsinchu 31040, Taiwan
[2] Missouri S&T, ECE Dept, Rolla, MO USA
[3] Natl Cent Univ, ECE Dept, Taoyuan 32001, Taiwan
关键词
IR drop; correlation; 3D IC; Through-Silicon-Via; OPTIMIZATION;
D O I
10.1109/ISVLSI.2012.73
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three-dimensional integrated circuits (3D ICs) have drawn groundswell of interest in both academia and industry in recent years. However, the power integrity of 3D ICs is threatened by the increased current density brought by vertical integration. To enhance reliability, the locations of power/ground through-silicon-vias (P/G TSVs), which are used to deliver power/ground signals to different layers, must be carefully placed to minimize IR-drop. However, the currents in 3D ICs are not deterministic and exhibit both spatial and temporal correlations. In view of this, we propose a correlation based heuristic algorithm for P/G TSV placement. Unlike most existing works, the proposed algorithm does not need iterations of full-grid simulations. Thus, it is especially attractive for large designs with millions of nodes. Experimental results on TSMC 90nm industrial designs indicate that the proposed method can achieve up to 70% reduction in IR-drop compared with the current industry practice, which uniformly distributes P/G TSVs.
引用
收藏
页码:356 / 361
页数:6
相关论文
共 50 条
  • [31] Design and CAD for 3D integrated circuits
    Franzon, Paul D.
    Davis, W. Rhett
    Steer, Michael B.
    Lipa, Steve
    Oh, Eun Chu
    Thorolfsson, Thor
    Melamed, Samson
    Luniya, Sonali
    Doxsee, Tad
    Berkeley, Stephen
    Shani, Ben
    Obermiller, Kurt
    2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 668 - +
  • [32] Isolation in three-dimensional integrated circuits
    Margomenos, A
    Valas, S
    Herman, MI
    Katehi, LPB
    2000 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2000, : 1875 - 1878
  • [33] Isolation in three-dimensional integrated circuits
    Margomenos, A
    Herrick, KJ
    Herman, MI
    Valas, S
    Katehi, LPB
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2003, 51 (01) : 25 - 32
  • [34] Electromigration in three-dimensional integrated circuits
    Shen, Zesheng
    Jing, Siyi
    Heng, Yiyuan
    Yao, Yifan
    Tu, K. N.
    Liu, Yingxia
    APPLIED PHYSICS REVIEWS, 2023, 10 (02)
  • [35] The Study on Three-dimensional Terrain for 3D Game Design
    Wang, Zhen
    Yang, Meng
    Xiao, Shilong
    FRONTIERS OF MANUFACTURING SCIENCE AND MEASURING TECHNOLOGY, PTS 1-3, 2011, 230-232 : 798 - 803
  • [36] A Robust Integrated Power Delivery Methodology for 3-D ICs
    Safari, Yousef
    Vaisband, Boris
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (03) : 287 - 295
  • [37] UNDERWATER THREE-DIMENSIONAL (3D) TELEVISION SYSTEM.
    Berry, H.W.
    Proceedings of the Annual Offshore Technology Conference, 1979, v (02): : 893 - 900
  • [38] Three-dimensional integrated circuits: Performance, design methodology, and CAD tools
    Das, S
    Chandrakasan, A
    Reif, R
    ISVLSI 2003: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW TRENDS AND TECHNOLOGIES FOR VLSI SYSTEMS DESIGN, 2003, : 13 - 18
  • [39] Interconnect-Based Design Methodologies for Three-Dimensional Integrated Circuits
    Pavlidis, Vasilis F.
    Friedman, Eby G.
    PROCEEDINGS OF THE IEEE, 2009, 97 (01) : 123 - 140
  • [40] Scan-Chain Design and Optimization for Three-Dimensional Integrated Circuits
    Wu, Xiaoxia
    Falkenstern, Paul
    Chakrabarty, Krishnendu
    Xie, Yuan
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2009, 5 (02)