Reliable Power Delivery System Design for Three-Dimensional Integrated Circuits (3D ICs)

被引:1
|
作者
Luo, Pei-Wen [1 ]
Wang, Tao [2 ]
Wey, Chin-Long [3 ]
Cheng, Liang-Chia [1 ]
Sheu, Bih-Lan [1 ]
Shi, Yiyu [2 ]
机构
[1] Ind Technol Res Inst, Hsinchu 31040, Taiwan
[2] Missouri S&T, ECE Dept, Rolla, MO USA
[3] Natl Cent Univ, ECE Dept, Taoyuan 32001, Taiwan
关键词
IR drop; correlation; 3D IC; Through-Silicon-Via; OPTIMIZATION;
D O I
10.1109/ISVLSI.2012.73
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three-dimensional integrated circuits (3D ICs) have drawn groundswell of interest in both academia and industry in recent years. However, the power integrity of 3D ICs is threatened by the increased current density brought by vertical integration. To enhance reliability, the locations of power/ground through-silicon-vias (P/G TSVs), which are used to deliver power/ground signals to different layers, must be carefully placed to minimize IR-drop. However, the currents in 3D ICs are not deterministic and exhibit both spatial and temporal correlations. In view of this, we propose a correlation based heuristic algorithm for P/G TSV placement. Unlike most existing works, the proposed algorithm does not need iterations of full-grid simulations. Thus, it is especially attractive for large designs with millions of nodes. Experimental results on TSMC 90nm industrial designs indicate that the proposed method can achieve up to 70% reduction in IR-drop compared with the current industry practice, which uniformly distributes P/G TSVs.
引用
下载
收藏
页码:356 / 361
页数:6
相关论文
共 50 条
  • [21] Three-dimensional integrated circuits
    Topol, Anna W.
    La Tulipe Jr., Douglas C.
    Shi, Leathen
    Frank, David J.
    Bernstein, Kerry
    Steen, Steven E.
    Kumar, Arvind
    Singco, Gilbert U.
    Young, Albert M.
    Guarini, Kathryn W.
    Ieong, Meikei
    IBM Journal of Research and Development, 2006, 50 (4-5): : 491 - 506
  • [22] Three-dimensional integrated circuits
    Topol, A. W.
    La Tulipe, D. C., Jr.
    Shi, L.
    Frank, D. J.
    Bernstein, K.
    Steen, S. E.
    Kumar, A.
    Singco, G. U.
    Young, A. M.
    Guarini, K. W.
    Ieong, M.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2006, 50 (4-5) : 491 - 506
  • [23] Three-Dimensional Integrated Circuits
    Henkel, Joerg
    IEEE DESIGN & TEST, 2016, 33 (02) : 4 - 6
  • [24] Micronetworking: reliable communication on 3D integrated circuits
    Contreras, A. A.
    Moon, T. K.
    Dasu, A.
    Gunther, J. H.
    ELECTRONICS LETTERS, 2010, 46 (04) : 291 - 292
  • [25] Co-design of Reliable Signal and Power Interconnects in 3D Stacked ICs
    Lee, Young-Joon
    Healy, Mike
    Lim, Sung Kyu
    PROCEEDINGS OF THE 2009 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2009, : 56 - 58
  • [26] Wafer-level three-dimensional integrated circuits (3D IC): Schemes and key technologies
    Lai, Ming-Fang
    Li, Shih-Wei
    Shih, Jian-Yu
    Chen, Kuan-Neng
    MICROELECTRONIC ENGINEERING, 2011, 88 (11) : 3282 - 3286
  • [27] Reliable Power Delivery and Analysis of Power-Supply Noise During Testing in Monolithic 3D ICs
    Koneru, Abhishek
    Todri-Sanial, Aida
    Chakrabarty, Krishnendu
    2019 IEEE 37TH VLSI TEST SYMPOSIUM (VTS), 2019,
  • [28] Monolithic Three-Dimensional Integrated Circuits: Process and Design Implications
    Geng, Hui
    Maresca, Luke
    Cronquist, Brian
    Or-Bach, Zvi
    Shi, Yiyu
    INTERNATIONAL SYMPOSIUM ON FUNCTIONAL DIVERSIFICATION OF SEMICONDUCTOR ELECTRONICS 2 (MORE-THAN-MOORE 2), 2014, 61 (06): : 3 - 10
  • [29] Architectural Benefits and Design Challenges for Three-dimensional Integrated Circuits
    Xie, Jing
    Zhao, Jishen
    Dong, Xiangyu
    Xie, Yuan
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 540 - 543
  • [30] Thermal Via Structural Design in Three-Dimensional Integrated Circuits
    Hwang, Leslie
    Lin, Kevin L.
    Wong, Martin D. F.
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 103 - 108