Complete degradation mapping of stacked gate-all-around Si nanowire transistors considering both intrinsic and extrinsic effects

被引:0
|
作者
Chasin, Adrian [1 ]
Bury, Erik [1 ]
Kaczer, Ben [1 ]
Franco, Jacopo [1 ]
Roussel, Philippe [1 ]
Ritzenthaler, Romain [1 ]
Mertens, Hans [1 ]
Horiguchi, Naoto [1 ]
Linten, Dimitri [1 ]
Mocuta, Anda [1 ]
机构
[1] IMEC, Leuven, Belgium
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We assess the degradation of stacked Silicon Gate-All-Around (GAA) Nanowire (NW) nFETs in the full [V-G, V-D} bias space. We perform extensive characterization to separate the intrinsic (i.e. the various degradation modes) from extrinsic effects (i.e., parasitic FETs and source/drain series resistance). The modelling of the degradation includes various channel hot-carrier (CHC) modes as well as PBTI and allows an extrapolation to 10-years lifetime in the full bias space. Moreover, by extraction of the activation energies of each of the degradation modes, and by obtaining the thermal resistance by S-parameter measurements, we compensate for any self-heating-induced acceleration or deceleration during overstress. As a result, we obtain a fully intrinsic nGAA-NWFET lifetime map in the entire bias space.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Effective gate length model for asymmetrical gate-all-around silicon nanowire transistors
    Xiaoqiao DONG
    Ming LI
    Wanrong ZHANG
    Yuancheng YANG
    Gong CHEN
    Shuang SUN
    Jianing WANG
    Xiaoyan XU
    Xia AN
    Science China(Information Sciences), 2020, 63 (10) : 288 - 290
  • [22] Analysis of gate-induced drain leakage in gate-all-around nanowire transistors
    Sun, Yabin
    Tang, Yaxin
    Li, Xiaojin
    Shi, Yanling
    Wang, Teng
    Xu, Jun
    Liu, Ziyu
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (04) : 1463 - 1470
  • [23] A dopingless gate-all-around (GAA) gate-stacked nanowire FET with reduced parametric fluctuation effects
    Sarabdeep Singh
    Ashish Raman
    Journal of Computational Electronics, 2018, 17 : 967 - 976
  • [24] A dopingless gate-all-around (GAA) gate-stacked nanowire FET with reduced parametric fluctuation effects
    Singh, Sarabdeep
    Raman, Ashish
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (03) : 967 - 976
  • [25] Sub-10 nm Gate-All-Around CMOS Nanowire Transistors on Bulk Si Substrate
    Li, Ming
    Yeo, Kyoung Hwan
    Suk, Sung Dae
    Yeoh, Yun Young
    Kim, Dong-Won
    Chung, Tae Young
    Oh, Kyung Seok
    Lee, Won-Seong
    2009 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2009, : 94 - 95
  • [26] A facile route to Si nanowire gate-all-around field effect transistors with a steep subthreshold slope
    Lee, Jae-Hyun
    Kim, Byung-Sung
    Choi, Soon-Hyung
    Jang, Yamujin
    Hwang, Sung Woo
    Whang, Dongmok
    NANOSCALE, 2013, 5 (19) : 8968 - 8972
  • [27] Characteristics of Gate-All-Around Twin Poly-Si Nanowire Thin-Film Transistors
    Sheu, Jeng-Tzong
    Huang, Po-Chun
    Sheu, Tzu-Shiun
    Chen, Chen-Chia
    Chen, Lu-An
    IEEE ELECTRON DEVICE LETTERS, 2009, 30 (02) : 139 - 141
  • [28] Study on Random Telegraph Noise of Gate-All-Around Poly-Si Junctionless Nanowire Transistors
    Yang, Chen-Chen
    Peng, Kang-Ping
    Chen, Yung-Chen
    Lin, Horng-Chih
    Li, Pei-Wen
    2017 SILICON NANOELECTRONICS WORKSHOP (SNW), 2017, : 45 - 46
  • [29] Gate-All-Around Silicon Nanowire Transistors with channel-last process on bulk Si substrate
    Ma, Xiaolong
    Yin, Huaxiang
    Hong, Peizhen
    IEICE ELECTRONICS EXPRESS, 2015, 12 (07):
  • [30] Process Flow Modelling and Characterisation of Stacked Gate-All-Around Nanosheet Transistors
    Mumba, K.
    Cai, S.
    Kalna, K.
    2022 IEEE 22ND INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (NANO), 2022, : 271 - 274