Design of Compact ESD Protection Circuit for V-Band RF Applications in a 65-nm CMOS Technology

被引:3
|
作者
Lin, Chun-Yu [1 ]
Chu, Li-Wei [2 ,3 ]
Tsai, Shiang-Yu [1 ]
Ker, Ming-Dou [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
[2] Natl Chiao Tung Univ, Dept Photon, Hsinchu 30010, Taiwan
[3] Natl Chiao Tung Univ, Display Inst, Hsinchu 30010, Taiwan
关键词
CMOS; electrostatic discharge (ESD) protection; radio frequency (RF); V-band; LOW-NOISE AMPLIFIER; GHZ; OPTIMIZATION; STRATEGIES;
D O I
10.1109/TDMR.2012.2188405
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Nanoscale CMOS technologies have been widely used to implement radio-frequency (RF) integrated circuits. However, the thinner gate oxide and silicided drain/source in nanoscale CMOS technologies seriously degraded the electrostatic discharge (ESD) robustness of RF circuits. Against ESD damage, an on-chip ESD protection design must be included in the RF circuits. As the RF circuits operate in the higher frequency band, the parasitic effect from ESD protection circuit must be strictly limited. To provide the effective ESD protection for a 60-GHz low-noise amplifier with less RF performance degradation, two new ESD protection circuits were studied in a 65-nm CMOS process. Such compact ESD protection circuits have been successfully verified in silicon chip to achieve the 2-kV human-body-model ESD robustness with the low insertion loss in small layout area. With the better performances, the proposed ESD protection circuits were very suitable for V-band RF ESD protection.
引用
收藏
页码:554 / 561
页数:8
相关论文
共 50 条
  • [1] Compact and Low-Loss ESD Protection Design for V-Band RF Applications in a 65-nm CMOS Technology
    Chu, Li-Wei
    Lin, Chun-Yu
    Tsai, Shiang-Yu
    Ker, Ming-Dou
    Song, Ming-Hsiang
    Jou, Chewn-Pu
    Lu, Tse-Hua
    Tseng, Jen-Chou
    Tsai, Ming-Hsien
    Hsu, Tsun-Lai
    Hung, Ping-Fang
    Chang, Tzu-Heng
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2127 - 2130
  • [2] ESD Protection Design for Wideband RF Applications in 65-nm CMOS Process
    Chu, Li-Wei
    Lin, Chun-Yu
    Ker, Ming-Dou
    Song, Ming-Hsiang
    Tseng, Jen-Chou
    Jou, Chewn-Pu
    Tsai, Ming-Hsien
    [J]. 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1480 - 1483
  • [3] Design of ESD Protection Cell for Dual-Band RF Applications in a 65-nm CMOS Process
    Chu, Li-Wei
    Lin, Chun-Yu
    Tsai, Shiang-Yu
    Ker, Ming-Dou
    Song, Ming-Hsiang
    Jou, Chewn-Pu
    Lu, Tse-Hua
    Tseng, Jen-Chou
    Tsai, Ming-Hsien
    Hsu, Tsun-Lai
    Hung, Ping-Fang
    Chang, Tzu-Heng
    Wei, Yu-Lin
    [J]. 2012 34TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2012,
  • [4] A V-band low-noise amplifier co-designed with ESD network in 65-nm RF CMOS
    Tsai, Ming-Hsien
    Hsu, Shawn S. H.
    [J]. MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2012, 54 (03) : 820 - 822
  • [5] V-band balanced resistive mixer in 65-nm CMOS
    Varonen, Mikko
    Karkkainen, Mikko
    Halonen, Kari A. I.
    [J]. ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 360 - 363
  • [6] ESD Protection Structure with Inductor-Triggered SCR for RF Applications in 65-nm CMOS Process
    Lin, Chun-Yu
    Chu, Li-Wei
    Ker, Ming-Dou
    Song, Ming-Hsiang
    Jou, Chewn-Pu
    Lu, Tse-Hua
    Tseng, Jen-Chou
    Tsai, Ming-Hsien
    Hsu, Tsun-Lai
    Hung, Ping-Fang
    Chang, Tzu-Heng
    [J]. 2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,
  • [7] Compact Modeling and simulation of circuit reliability for 65-nm CMOS technology
    Wang, Wenping
    Reddy, Vijay
    Krishnan, Anand T.
    Vattikonda, Rakesh
    Krishnan, Srikanth
    Cao, Yu
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2007, 7 (04) : 509 - 517
  • [8] ESD Protection Design for Gigahertz Differential LNA in a 65-nm CMOS Process
    Lin, Chun-Yu
    Fan, Mei-Lian
    Fu, Wei-Hao
    [J]. 2015 ASIA-PACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (APEMC), 2015, : 322 - 324
  • [9] A Low Noise Amplifier Co-designed with ESD Protection Circuit in 65-nm CMOS
    Tsai, Ming-Hsien
    Hsu, Shawn S. H.
    Tan, Kevin K. W.
    [J]. 2009 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM, VOLS 1-3, 2009, : 573 - +
  • [10] Improving ESD Robustness of Stacked Diodes with Embedded SCR for RF Applications in 65-nm CMOS
    Lin, Chun-Yu
    Fan, Mei-Lian
    Ker, Ming-Dou
    Chu, Li-Wei
    Tseng, Jen-Chou
    Song, Ming-Hsiang
    [J]. 2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,