共 50 条
- [1] Compact and Low-Loss ESD Protection Design for V-Band RF Applications in a 65-nm CMOS Technology [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2127 - 2130
- [2] ESD Protection Design for Wideband RF Applications in 65-nm CMOS Process [J]. 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1480 - 1483
- [3] Design of ESD Protection Cell for Dual-Band RF Applications in a 65-nm CMOS Process [J]. 2012 34TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2012,
- [5] V-band balanced resistive mixer in 65-nm CMOS [J]. ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 360 - 363
- [6] ESD Protection Structure with Inductor-Triggered SCR for RF Applications in 65-nm CMOS Process [J]. 2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,
- [8] ESD Protection Design for Gigahertz Differential LNA in a 65-nm CMOS Process [J]. 2015 ASIA-PACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (APEMC), 2015, : 322 - 324
- [9] A Low Noise Amplifier Co-designed with ESD Protection Circuit in 65-nm CMOS [J]. 2009 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM, VOLS 1-3, 2009, : 573 - +
- [10] Improving ESD Robustness of Stacked Diodes with Embedded SCR for RF Applications in 65-nm CMOS [J]. 2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,