Design of Compact ESD Protection Circuit for V-Band RF Applications in a 65-nm CMOS Technology

被引:3
|
作者
Lin, Chun-Yu [1 ]
Chu, Li-Wei [2 ,3 ]
Tsai, Shiang-Yu [1 ]
Ker, Ming-Dou [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
[2] Natl Chiao Tung Univ, Dept Photon, Hsinchu 30010, Taiwan
[3] Natl Chiao Tung Univ, Display Inst, Hsinchu 30010, Taiwan
关键词
CMOS; electrostatic discharge (ESD) protection; radio frequency (RF); V-band; LOW-NOISE AMPLIFIER; GHZ; OPTIMIZATION; STRATEGIES;
D O I
10.1109/TDMR.2012.2188405
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Nanoscale CMOS technologies have been widely used to implement radio-frequency (RF) integrated circuits. However, the thinner gate oxide and silicided drain/source in nanoscale CMOS technologies seriously degraded the electrostatic discharge (ESD) robustness of RF circuits. Against ESD damage, an on-chip ESD protection design must be included in the RF circuits. As the RF circuits operate in the higher frequency band, the parasitic effect from ESD protection circuit must be strictly limited. To provide the effective ESD protection for a 60-GHz low-noise amplifier with less RF performance degradation, two new ESD protection circuits were studied in a 65-nm CMOS process. Such compact ESD protection circuits have been successfully verified in silicon chip to achieve the 2-kV human-body-model ESD robustness with the low insertion loss in small layout area. With the better performances, the proposed ESD protection circuits were very suitable for V-band RF ESD protection.
引用
收藏
页码:554 / 561
页数:8
相关论文
共 50 条
  • [41] Design of 2xVDD-Tolerant Power-Rail ESD Clamp Circuit With Consideration of Gate Leakage Current in 65-nm CMOS Technology
    Wang, Chang-Tzu
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (06) : 1460 - 1465
  • [42] ESD-Protected K-Band Low-Noise Amplifiers Using RF Junction Varactors in 65-nm CMOS
    Tsai, Ming-Hsien
    Hsu, Shawn S. H.
    Hsueh, Fu-Lung
    Jou, Chewn-Pu
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2011, 59 (12) : 3455 - 3462
  • [43] A Compact 57-67 GHz Bidirectional LNAPA in 65-nm CMOS Technology
    Meng, Fanyi
    Ma, Kaixue
    Yeo, Kiat Seng
    Boon, Chirn Chye
    Yi, Xiang
    Sun, Junyi
    Feng, Guangyin
    Xu, Shanshan
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2016, 26 (08) : 628 - 630
  • [44] A Compact Low-Power Driver Array for VCSELs in 65-nm CMOS Technology
    Zeng, Zhiyao
    Sun, Kexu
    Wang, Guanhua
    Zhang, Tao
    Kulis, Szymon
    Gui, Ping
    Moreira, Paulo
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (06) : 1599 - 1604
  • [45] Cryogenic Small Dimension Effects and Design-Oriented Scalable Compact Modeling of a 65-nm CMOS Technology
    Gatti, Alberto
    Tavernier, Filip
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2024, 12 : 369 - 378
  • [46] Design of 60-GHz Low-Noise Amplifiers With Low NF and Robust ESD Protection in 65-nm CMOS
    Tsai, Ming-Hsien
    Hsu, Shawn S. H.
    Hsueh, Fu-Lung
    Jou, Chewn-Pu
    Yeh, Tzu-Jin
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2013, 61 (01) : 553 - 561
  • [47] A High-Speed V-Band Distributed OOK Modulator in 65 nm CMOS
    Mehmood, Zubair
    Seo, Munkyo
    ELECTRONICS, 2024, 13 (08)
  • [48] V-band x8 Frequency Multiplier With Optimized Structure and High Spectral Purity Using 65-nm CMOS Process
    Kim, Jae-Sun
    Oh, Hyun-Myung
    Byeon, Chul Woo
    Son, Ju Ho
    Lee, Jeong Ho
    Lee, Jooseok
    Kim, Choul-Young
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2017, 27 (05) : 506 - 508
  • [49] A K-band LC Voltage Controlled Oscillator in 65-nm CMOS technology
    Leng, Huinan
    Zhu, Fang
    2022 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY (ICMMT), 2022,
  • [50] Miniaturized Wideband Coupler for 60-GHz Band in 65-nm CMOS Technology
    Chew, Peng Siew
    Ma, Kaixue
    Kong, Zhi Hui
    Yeo, Kiat Seng
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2018, 28 (12) : 1089 - 1091