An Address Remapping Algorithm to Reduce Power Consumption in NoC-based Chip-Multiprocessors

被引:0
|
作者
Chen, Shuyu [1 ]
Huang, Letian [1 ]
Li, Song [2 ]
机构
[1] Univ Elect Sci & Technol China, Sch Commun & Informat, Cehngdu, Peoples R China
[2] Inspur Grp, Big Date Dept, Jinan, Peoples R China
来源
2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC) | 2016年
关键词
CMPs; Network-on-Chip; remapping algorithm; cache miss;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
NoC-based Chip-Multiprocessors(CMPs) are promising mechanisms which are essential to satisfy a growing need for easily scalable and high-performance in recent decades. However, in the process of running the programs, there are some data that misses from L1 cache to L2 cache. These cache misses have some effects on network congestion and access time. In this paper, we use the average number of hops to describe the fairness of the thread resources and explain each thread's access to each bank is fair. After then, we described an address remapping algorithm for cache miss in NoC-based CMPs. We evaluate our mechanism using Simplescalar and Cacti power simulation tool. Experimental results show that address remapping achieves significant improvement in the system performance and power consumption.
引用
收藏
页码:209 / 210
页数:2
相关论文
共 50 条
  • [31] Dynamic Power and Thermal Management of NoC-Based Heterogeneous MPSoCs
    Kornaros, George
    Pnevmatikatos, Dionisios
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2014, 7 (01)
  • [32] An Exploration of Page Replication for NoC-based On-chip Distributed Memory Systems
    Fu, Weiwei
    Yuan, Mingmin
    Chen, Tianzhou
    Liu, Li
    2014 22ND EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED, AND NETWORK-BASED PROCESSING (PDP 2014), 2014, : 410 - 417
  • [33] Network Interface to Synchronize Multiple Packets on NoC-based Systems-on-Chip
    Matos, Debora
    Costa, Miklecio
    Carro, Luigi
    Susin, Altamiro
    PROCEEDINGS OF THE 2010 18TH IEEE/IFIP INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP, 2010, : 31 - 36
  • [34] Publish-Subscribe Programming for a NoC-based Multiprocessor System-on-Chip
    Hamerski, Jean Carlo
    Abich, Geancarlo
    Reis, Ricardo
    Ost, Luciano
    Amory, Alexandre
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2663 - 2666
  • [35] An Application-Aware Heterogeneous Prioritization Framework for NoC based Chip Multiprocessors
    Pimpalkhute, Tejasi
    Pasricha, Sudeep
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 76 - 83
  • [36] TLB and snoop energy-reduction using virtual caches in low-power chip-multiprocessors
    Ekman, M
    Dahlgren, F
    Stenström, P
    ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2002, : 243 - 246
  • [37] A novel power model for future heterogeneous 3D chip-multiprocessors in the dark silicon age
    Asad, Arghavan
    Dorostkar, Aniseh
    Mohammadi, Farah
    EURASIP JOURNAL ON EMBEDDED SYSTEMS, 2018,
  • [38] Temperature-Aware Runtime Power Management for Chip-Multiprocessors with 3-D Stacked Cache
    Kang, Kyungsu
    De Micheli, Giovanni
    Lee, Seunghan
    Kyung, Chong-Min
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 163 - +
  • [39] An effective scheduling and mapping algorithm of tasks for heterogeneous NoC-Based MPSoC
    Yang, Pengfei
    Wang, Quan
    Hsi-An Chiao Tung Ta Hsueh/Journal of Xi'an Jiaotong University, 2015, 49 (06): : 72 - 76
  • [40] An Energy-efficient Cache Architecture for Chip-multiprocessors Based on Non-uniformity Accesses
    Safayenikoo, Pooneh
    Asad, Arghavan
    Mohammadi, Farah
    2018 IEEE CANADIAN CONFERENCE ON ELECTRICAL & COMPUTER ENGINEERING (CCECE), 2018,