An Address Remapping Algorithm to Reduce Power Consumption in NoC-based Chip-Multiprocessors

被引:0
|
作者
Chen, Shuyu [1 ]
Huang, Letian [1 ]
Li, Song [2 ]
机构
[1] Univ Elect Sci & Technol China, Sch Commun & Informat, Cehngdu, Peoples R China
[2] Inspur Grp, Big Date Dept, Jinan, Peoples R China
关键词
CMPs; Network-on-Chip; remapping algorithm; cache miss;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
NoC-based Chip-Multiprocessors(CMPs) are promising mechanisms which are essential to satisfy a growing need for easily scalable and high-performance in recent decades. However, in the process of running the programs, there are some data that misses from L1 cache to L2 cache. These cache misses have some effects on network congestion and access time. In this paper, we use the average number of hops to describe the fairness of the thread resources and explain each thread's access to each bank is fair. After then, we described an address remapping algorithm for cache miss in NoC-based CMPs. We evaluate our mechanism using Simplescalar and Cacti power simulation tool. Experimental results show that address remapping achieves significant improvement in the system performance and power consumption.
引用
收藏
页码:209 / 210
页数:2
相关论文
共 50 条
  • [1] Processor Allocation Problem for NoC-based Chip Multiprocessors
    Zydek, Dawid
    Selvaraj, Henry
    PROCEEDINGS OF THE 2009 SIXTH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: NEW GENERATIONS, VOLS 1-3, 2009, : 96 - 101
  • [2] NoC-Based Fault-Tolerant Cache Design in Chip Multiprocessors
    Banaiyanmofrad, Abbas
    Girao, Gustavo
    Dutt, Nikil
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2014, 13
  • [3] Performance Modeling for Designing NoC-based Multiprocessors
    Nakada, Takashi
    Miwa, Shinobu
    Yano, Keisuke
    Nakamura, Hiroshi
    RAPID SYSTEM PROTOTYPING: SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE (RSP 2013), 2013, : 30 - 36
  • [4] Efficient topology reconfiguration for NoC-based multiprocessors: A greedy-memetic algorithm
    Qian, Junyan
    Zhang, Chuanfang
    Wu, Zheng
    Ding, Hao
    Li, Long
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2024, 190
  • [5] Evaluation of Misspeculation Impact on Chip-Multiprocessors Power Overhead
    Das, Baisakhi
    Dalui, Mamata
    Mondal, Anupama
    Mandi, Salma
    Das, Nilanjana
    Sikdar, Biplab K.
    PROCEEDINGS OF 2018 7TH INTERNATIONAL CONFERENCE ON SOFTWARE AND COMPUTER APPLICATIONS (ICSCA 2018), 2018, : 129 - 133
  • [6] COOPERATIVE CACHING IN POWER-AWARE CHIP-MULTIPROCESSORS
    Ahmed, Rana Ejaz
    2009 IEEE 22ND CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1 AND 2, 2009, : 932 - 935
  • [7] Run-Time Remapping Algorithm of Dataflow Actors on NoC-Based Heterogeneous MPSoCs
    Rizk, Mostafa
    Martin, Kevin J. M.
    Diguet, Jean-Philippe
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2022, 33 (12) : 3959 - 3976
  • [8] Exploration of distributed shared memory architectures for NoC-based multiprocessors
    Monchiero, Matteo
    Palermo, Gianluca
    Silvano, Cristina
    Villa, Oreste
    2006 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING AND SIMULATION, PROCEEDINGS, 2006, : 144 - +
  • [9] Exploration of distributed shared memory architectures for NoC-based multiprocessors
    Monchiero, Matteo
    Palermo, Gianluca
    Silvano, Cristina
    Villa, Oreste
    JOURNAL OF SYSTEMS ARCHITECTURE, 2007, 53 (10) : 719 - 732
  • [10] A Hybrid Packet/Circuit-switched Router to Accelerate Memory Access in NoC-based Chip Multiprocessors
    Mazloumi, Abbas
    Modarressi, Mehdi
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 908 - 911