The Statistical Static Timing Analysis of Gate-Level Circuit Design Margin in VLSI Design

被引:0
|
作者
Zhao San-ping
机构
关键词
VLSI; Gate-level design margin; process variation;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper investigated the effect of design margin relaxation on overall circuit performance metrics such as operating frequency, area and power. From the experimental results, by designing the circuit using relaxed design margin, we can reduce the waste of design resources, and gain some advantages by using deterministic design infrastructure which is widely used in modern circuit design. In addition to these, if we apply post-silicon optimization to compensate the yield loss generated by design margin relaxation, the yield of the circuit can be raised to the target timing yield with area and power benefit.
引用
收藏
页码:410 / 416
页数:7
相关论文
共 50 条
  • [31] High Level Circuit Synthesis with System Level Statistical Static Timing Analysis under Process Variation
    Baker, Abu M.
    Wang, Ling
    Jiang, Yingtao
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 817 - 820
  • [32] An efficient reliability estimation method for gate-level circuit
    Cai, S. (csustcs4002@163.com), 1600, Science Press (35):
  • [33] Propagation of last-transition-time constraints in gate-level timing analysis
    Kassab, M
    Cerny, E
    Aourid, S
    Krodel, T
    DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 796 - 802
  • [34] Digital Statistical Analysis Using VHDL Impact of Variations on Timing and Power Using Gate-Level Monte Carlo Simulation
    Dietrich, Manfred
    Eichler, Uwe
    Haase, Joachim
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1007 - 1010
  • [35] RDE-Based Transistor-Level Gate Simulation for Statistical Static Timing Analysis
    Tang, Qin
    Zjajo, Amir
    Berkelaar, Michel
    van der Meijs, Nick
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 787 - 792
  • [36] Gate-Level Redundancy: A New Design-for-Reliability Paradigm for Nanotechnologies
    Namazi, Ali
    Nourani, Mehrdad
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (05) : 775 - 786
  • [37] Formal timing analysis of gate-level digital circuits using model checking
    Ain, Qurat-ul
    Hasan, Osman
    MICROPROCESSORS AND MICROSYSTEMS, 2024, 109
  • [38] Input-Aware Statistical Timing Analysis for VLSI Delay Test and Average Design
    Liu, Bao
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 1005 - 1008
  • [39] Microarchitectural-Level Statistical Timing Models for Near-Threshold Circuit Design
    Shiomi, Jun
    Ishihara, Tohru
    Onodera, Hidetoshi
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 87 - 93
  • [40] Leveraging Gate-Level Properties to Identify Hardware Timing Channels
    Oberg, Jason
    Meiklejohn, Sarah
    Sherwood, Timothy
    Kastner, Ryan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (09) : 1288 - 1301