Viterbi Accelerator for Embedded Processor Datapaths

被引:0
|
作者
Azhar, Muhammad Waqar [1 ]
Sjalander, Magnus [1 ]
Ali, Hasan [1 ]
Vijayashekar, Akshay [1 ]
Tung Thanh Hoang [1 ]
Ansari, Kashan Khurshid [1 ]
Larsson-Edefors, Per [1 ]
机构
[1] Chalmers Univ Technol, VLSI Res Grp, Dept Comp Sci & Engn, S-41296 Gothenburg, Sweden
关键词
DECODER; IMPLEMENTATION; FLEXIBILITY; POWER;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a novel architecture for a lightweight Viterbi accelerator that can be tightly integrated inside an embedded processor datapath. We investigate the accelerator's impact on processor performance by using the EEMBC Viterbi benchmark and the in-house Viterbi Branch Metric kernel. Our evaluation based on the EEMBC benchmark shows that an accelerated 65-nm 2.7-ns processor datapath is 20% larger but 90% more cycle efficient than a datapath lacking the Viterbi accelerator, leading to an 87% overall energy reduction and a data throughput of 3.52 Mbit/s.
引用
收藏
页码:133 / 140
页数:8
相关论文
共 50 条
  • [1] Area and Energy efficient CORDIC Accelerator for Embedded Processor Datapaths
    Buzdar, Abdul Rehman
    Sun, Liguo
    Khan, Shoab Ahmed
    Buzdar, Abdullah
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2016, 46 (04): : 197 - 208
  • [2] Dynamic Transient Fault Detection and Recovery for Embedded Processor Datapaths
    Bournoutian, Garo
    Orailoglu, Alex
    CODES+ISSS'12:PROCEEDINGS OF THE TENTH ACM INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE-CODESIGN AND SYSTEM SYNTHESIS, 2012, : 43 - 52
  • [3] Lossless Decompression Accelerator for Embedded Processor with GUI
    Hwang, Gwan Beom
    Cho, Kwon Neung
    Han, Chang Yeop
    Oh, Hyun Woo
    Yoon, Young Hyun
    Lee, Seung Eun
    MICROMACHINES, 2021, 12 (02) : 1 - 11
  • [4] An efficient protocol with synchronization accelerator for multi-processor embedded systems
    Yu, Jiyang
    Liu, Peng
    Wang, Weidong
    Huang, Chunming
    Yang, Jie
    Jiang, Yingtao
    Yao, Qingdong
    PARALLEL COMPUTING, 2013, 39 (09) : 461 - 474
  • [5] Approximate Data Reuse-based Accelerator Design for Embedded Processor
    Osawa, Hisashi
    Hara-Azumi, Yuko
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2019, 24 (05)
  • [6] i-DPs CGRA: An Interleaved-Datapaths Reconfigurable Accelerator for Embedded Bio-Signal Processing
    Duch, Loris
    Basu, Soumya
    Peon-Quiros, Miguel
    Ansaloni, Giovanni
    Pozzi, Laura
    Atienza, David
    IEEE EMBEDDED SYSTEMS LETTERS, 2019, 11 (02) : 50 - 53
  • [7] Modeling of Processor Datapaths with VLIW Architecture at the System Level
    Tarasov, Ilya
    Kazantseva, Larisa
    Daeva, Sofia
    HIGH-PERFORMANCE COMPUTING SYSTEMS AND TECHNOLOGIES IN SCIENTIFIC RESEARCH, AUTOMATION OF CONTROL AND PRODUCTION, 2022, 1526 : 3 - 12
  • [8] The ARPA-MT Embedded SMT Processor and Its RTOS Hardware Accelerator
    Oliveira, Arnaldo S. R.
    Almeida, Luis
    Ferrari, Antonio de Brito
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2011, 58 (03) : 890 - 904
  • [9] An AES Tightly Coupled Hardware Accelerator in an FPGA-based Embedded Processor Core
    Irwansyah, Arif
    Nambiar, Vishnu P.
    Khalil-Hani, Mohamed
    2009 INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING AND TECHNOLOGY, VOL II, PROCEEDINGS, 2009, : 521 - 525
  • [10] Automating the Design of Processor/Accelerator Embedded Systems with LegUp High-Level Synthesis
    Fort, Blair
    Canis, Andrew
    Choi, Jongsok
    Calagar, Nazanin
    Lian, Ruolong
    Hadjis, Stefan
    Chen, Yu Ting
    Hall, Mathew
    Syrowik, Bain
    Czajkowski, Tomasz
    Brown, Stephen
    Anderson, Jason
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING (EUC 2014), 2014, : 120 - 129