3D System Package Architecture as Alternative to 3D Stacking of ICs with TSV at System Level

被引:0
|
作者
Tummala, Rao R. [1 ]
机构
[1] Georgia Inst Technol, Syst Packaging Res Ctr 3D, Atlanta, GA 30332 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The 3D packaging started in 1970s for packaging of memory packages. Memory density has always been the bottleneck in high performance computing systems that led to two paths; increasing memory density within a chip in 2D and increasing by stacking many either packaged or bare chips in 3D. The barrier to systems performance, however, has been latency and bandwidth between logic and memory. 3D stacking of logic and memory has been viewed as the ultimate solution for a decade but it has its own barriers. While these barrier are being overcome by many approaches, the ultimate goal is to form miniaturized systems with highest performance and reliability at lowest cost. This paper presents a 3D system package architecture to address both bandwidth and other system requirements at system level in contrast to 3D ICs at device level.
引用
收藏
页数:3
相关论文
共 50 条
  • [1] 3D TSV System in Package (SiP) for aerospace applications
    Riou, J. C.
    Bailly, E.
    Bunel, C.
    Lenoir, L.
    Pommier, M.
    2013 EUROPEAN MICROELECTRONICS PACKAGING CONFERENCE (EMPC), 2013,
  • [2] Convergence of 3D integrated packaging and 3D TSV ICs
    Chhabra, Navjot
    SOLID STATE TECHNOLOGY, 2010, 53 (08) : 22 - 23
  • [3] TSV Repairing for 3D ICs using Redundant TSV
    Ghosh, Sudeep
    Roy, Surajit Kumar
    Rahaman, Hafizur
    Giri, Chandan
    2017 7TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED), 2017,
  • [4] Power, Performance, and Cost Comparisons of Monolithic 3D ICs and TSV-based 3D ICs
    Nayak, Deepak Kumar
    Banna, Srinivasa
    Samal, Sandeep Kumar
    Lim, Sung Kyu
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [5] System-Level Analysis of 3D ICs with Thermal TSVs
    Alqahtani, Ayed
    Ren, Zongqing
    Lee, Jaeho
    Bagherzadeh, Nader
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2018, 14 (03)
  • [6] TSV and 3D Wafer Bonding Technologies For Advanced Stacking System and Application at ITRI
    Lo, Wei-Chung
    Chen, Yu-Hua
    Ko, Cheng-Ta
    Kao, Ming-Ger
    2009 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2009, : 70 - +
  • [7] Analysis of 3D stacking technology and TSV technology
    Xuan, Hui
    Gao, Guohua
    Miao, Xiaoyong
    2023 24TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2023,
  • [8] Physical design for 3D system on package
    Lim, Sung Kyu
    IEEE Design and Test of Computers, 2005, 22 (06): : 532 - 539
  • [9] Physical design for 3D system on package
    Lim, SK
    IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (06): : 532 - 539