VLSI performance evaluation and analysis of systolic and semisystolic finite field multipliers

被引:0
|
作者
Satzoda, RK [1 ]
Chang, CH [1 ]
机构
[1] Nanyang Technol Univ, Ctr High Performance Embedded Syst, Singapore 639798, Singapore
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Finite field multiplication in GF(2(m)) is an ineluctable operation in elliptic curve cryptography. The objective of this paper is to survey fast and efficient hardware implementations of systolic and semisystolic finite field multipliers in GF(2(m)) with two algorithmic schemes LSB-first and MSB-first. These algorithms have been mapped to seven variants of recently proposed array-type finite-field multiplier implementations with different input-output configurations. The relative VLSI performance merits of these ASIC prototypes with respect to their field orders are evaluated and compared under uniform constraints and in properly defined simulation runs on a Synopsys environment using the TSMC 0.18 mu m CMOS standard cell library. The results of the simulation provide an insight into the behavior of various configurations of array-type finite-field multiplier so that system architect can use them to determine the most appropriate finite field multiplier topology for required design features.
引用
收藏
页码:693 / 706
页数:14
相关论文
共 50 条
  • [21] Efficient Implementation of Punctured Parallel Finite Field Multipliers
    Neumeier, Yaara
    Pesso, Yehoshua
    Keren, Osnat
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (09) : 2260 - 2267
  • [22] Performance evaluation of multipliers in reconfigurable hardware
    Wijesinghe, W. A. S.
    Jayananda, M. K.
    Sonnadara, D. U. J.
    JOURNAL OF THE NATIONAL SCIENCE FOUNDATION OF SRI LANKA, 2008, 36 (03): : 235 - 237
  • [23] A Systolic Approach for an Improvement of a Finite Field Multiplier
    戚余禄
    JournalofComputerScienceandTechnology, 1987, (04) : 303 - 309
  • [24] SYSTOLIC ARCHITECTURE FOR FINITE-FIELD EXPONENTIATION
    GHAFOOR, A
    SINGH, A
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1989, 136 (06): : 465 - 470
  • [25] Systolic architectures for finite field inversion and division
    Yan, ZY
    Sarwate, DV
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 789 - 792
  • [26] SYSTOLIC ARRAY IMPLEMENTATION OF MULTIPLIERS FOR FINITE-FIELDS GF(2M)
    WANG, CL
    LIN, JL
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1991, 38 (07): : 796 - 800
  • [27] A HIGH-PERFORMANCE VLSI SYSTOLIC ARRAY FOR COMPUTING PROJECTION OPERATORS
    KAR, DC
    RAO, VVB
    POON, CS
    CA-DSP 89, VOLS 1 AND 2: 1989 INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SIGNAL PROCESSING, 1989, : 75 - 79
  • [28] THERMAL PERFORMANCE EVALUATION OF VLSI PACKAGING
    STASZAK, ZJ
    PRINCE, JL
    SIMON, BR
    VLSI AND COMPUTER PERIPHERALS: VLSI AND MICROELECTRONIC APPLICATIONS IN INTELLIGENT PERIPHERALS AND THEIR INTERCONNECTION NETWORKS, 1989, : E144 - E145
  • [29] Novel flexible systolic mesh architecture for parallel VLSI implementation of finite digital convolution
    Mohanty, B.K.
    Meher, P.K.
    IETE Journal of Research, 44 (06): : 261 - 266
  • [30] Novel flexible systolic mesh architecture for parallel VLSI implementation of finite digital convolution
    Mohanty, BK
    Meher, PK
    IETE JOURNAL OF RESEARCH, 1998, 44 (06) : 261 - 266