Efficient Implementation of Punctured Parallel Finite Field Multipliers

被引:2
|
作者
Neumeier, Yaara [1 ]
Pesso, Yehoshua [1 ]
Keren, Osnat [1 ]
机构
[1] Bar Ilan Univ, Fac Engn, IL-52100 Ramat Gan, Israel
基金
以色列科学基金会;
关键词
Digital arithmetic; finite field multiplier; Galois field; multiplying circuit; HARDWARE IMPLEMENTATION; MASTROVITO MULTIPLIER;
D O I
10.1109/TCSI.2015.2451914
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Finite field multipliers are embedded in many applications. In some applications, e.g., in cryptographic primitives protected by security oriented codes, only r bits out of the m-bit product are required. In such cases, the circuit area can be significantly reduced by implementing a punctured finite field multiplier. This article deals with efficient implementation of multipliers. It is shown that the number of binary operations (equivalently, the number of gates) depends on both the chosen irreducible polynomial that defines the finite field and the indices of the r coordinates that are computed. Upper and lower bounds are presented on the implementation cost of punctured multipliers over a finite field defined by an irreducible trinomial, and a set of r coordinates that achieves the lower bound is itemized.
引用
收藏
页码:2260 / 2267
页数:8
相关论文
共 50 条
  • [1] Efficient Parallel Verification of Galois Field Multipliers
    Yu, Cunxi
    Ciesielski, Maciej
    2017 22ND ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2017, : 238 - 243
  • [2] Bit-parallel finite field multipliers for irreducible trinomials
    Imaña, JL
    Sánchez, JM
    Tirado, F
    IEEE TRANSACTIONS ON COMPUTERS, 2006, 55 (05) : 520 - 533
  • [3] Area efficient pseudo-parallel Galois field multipliers
    Mathew, J.
    Rahaman, H.
    Jabir, A. M.
    Pradhan, D. K.
    2007 NORCHIP, 2007, : 32 - 35
  • [4] Parallel programmable finite field GF(2m) multipliers
    Iliev, N
    Stine, JE
    Jachimiec, N
    VLSI 2004: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS, 2004, : 299 - 302
  • [5] FPGA and ASIC Implementation of Different Finite Field Multipliers for Forney Block
    Hassan, Tarique
    Samanta, Jagannath
    Bhaumik, Jaydeb
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2019, 14 (2-3): : 157 - 171
  • [6] Efficient finite field serial/parallel multiplication
    Song, LL
    Parhi, KK
    INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS 1996, PROCEEDINGS, 1996, : 72 - 82
  • [7] Efficient parallel finite field modular multiplier
    Li, H
    ISPA 2003: PROCEEDINGS OF THE 3RD INTERNATIONAL SYMPOSIUM ON IMAGE AND SIGNAL PROCESSING AND ANALYSIS, PTS 1 AND 2, 2003, : 434 - 437
  • [8] Complexity Analysis and Efficient Implementations of Bit Parallel Finite Field Multipliers Based on Karatsuba-Ofman Algorithm on FPGAs
    Zhou, Gang
    Michalik, Harald
    Hinsenkamp, Laszlo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (07) : 1057 - 1066
  • [9] Efficient FPGA Implementation of Binary Field Multipliers Based on Irreducible Trinomials
    Imana, Jose L.
    PROCEEDINGS 26TH IEEE ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM 2018), 2018, : 222 - 222
  • [10] Fault tolerant bit parallel finite field multipliers using LDPC codes
    Mathew, J.
    Singh, J.
    Jabir, A. M.
    Hosseinabady, M.
    Pradhan, D. K.
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1684 - +