Scalable Rasterizer Architecture for 3D Graphics System

被引:0
|
作者
Lai, Yeong-Kang [1 ]
Chung, Yu-Chieh [2 ]
机构
[1] Natl Chung Hsing Univ, Dept Elect Engn, Taichung, Taiwan
[2] Inst Informat Ind, Smart Network Syst Inst, Taipei, Taiwan
关键词
component; formatting; style; styling; insert; SOC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a cost-effective and scalable edge-equation-based rasterizer algorithm and architecture for OpenGL ES Applications is proposed. The architecture consists of three main components which includes the Setup PE with four-stage operand scheduler, equation coefficient memory, and the tile generation stage. The Setup PE contains four float-point multipliers, three float-point adders, and four special operand units. The equation coefficient memory store the compact results of design consideration from Geometry engine to Pixel rendering engine. The tile generation stage contains four float-point multipliers, eight float-point adders, and four special operand units. Based on the optimize perspective correction algorithm, pipelined architecture is derived to shorten the data path. The proposed scalable architecture which processes the tile traversal for each primitive in 9 cycles; we had implemented the full function of Rasterizer suitable for OpenGL ES 2.0, including the anti-aliasing function and Hierarchical-Z test. The gate counts is 230.45k plus 14.43kB SRAM ( SETUP 512B + rf_2p_40x96 + TGS internal SRAM 13.44kB) using the 90nm 1P9M process @ 200MHZ; the scalable unit resolution is 720P@60HZ and the throughput reaches 3M Triangles/Sec.
引用
收藏
页码:1574 / 1577
页数:4
相关论文
共 50 条
  • [41] THE UA1 3D GRAPHICS ANALYSIS SYSTEM
    VIALLE, JP
    COMPUTER PHYSICS COMMUNICATIONS, 1987, 45 (1-3) : 149 - 159
  • [42] 3D graphics system with VLIW processor for geometry acceleration
    Jeon, YW
    Kwon, YS
    Im, YH
    Lee, JH
    Nam, SJ
    Kim, BW
    Kyung, CM
    PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 367 - 370
  • [43] A hexagonal grid geometry system for applications in 3D graphics
    Liu, Yongkui
    Sun, Shichang
    Tian, Yingchun
    Yang, Hongji
    INTERNATIONAL JOURNAL OF COMPUTER APPLICATIONS IN TECHNOLOGY, 2023, 73 (03) : 163 - 168
  • [44] Tumour Knee Replacement Planning in a 3D Graphics System
    Subburaj, K.
    Ravi, B.
    Agarwal, M. G.
    13TH INTERNATIONAL CONFERENCE ON BIOMEDICAL ENGINEERING, VOLS 1-3, 2009, 23 (1-3): : 906 - +
  • [45] PEX - A NETWORK-TRANSPARENT 3D GRAPHICS SYSTEM
    ROST, RJ
    FRIEDBERG, JD
    NISHIMOTO, PL
    IEEE COMPUTER GRAPHICS AND APPLICATIONS, 1989, 9 (04) : 14 - 26
  • [46] A Celestial Map Renderer Based on 3D Graphics System
    Kwon, Young Chun
    Baek, Nakhoon
    2013 INTERNATIONAL CONFERENCE ON IT CONVERGENCE AND SECURITY (ICITCS), 2013,
  • [47] Shaping 3D Root System Architecture
    Morris, Emily C.
    Griffiths, Marcus
    Golebiowska, Agata
    Mairhofer, Stefan
    Burr-Hersey, Jasmine
    Goh, Tatsuaki
    von Wangenheim, Daniel
    Atkinson, Brian
    Sturrock, Craig J.
    Lynch, Jonathan P.
    Vissenberg, Kris
    Ritz, Karl
    Wells, Darren M.
    Mooney, Sacha J.
    Bennett, Malcolm J.
    CURRENT BIOLOGY, 2017, 27 (17) : R919 - R930
  • [48] 3D graphics cache system to maximize memory utilization for an embedded system
    Chung, Youngjin
    Lee, Kilwhan
    Lee, Jinaeon
    Lee, Yongsurk
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 573 - +
  • [49] Soft Rasterizer: A Differentiable Renderer for Image-based 3D Reasoning
    Liu, Shichen
    Li, Tianye
    Chen, Weikai
    Li, Hao
    2019 IEEE/CVF INTERNATIONAL CONFERENCE ON COMPUTER VISION (ICCV 2019), 2019, : 7707 - 7716
  • [50] Programmable and Scalable Architecture for Graphics Processing Units
    de La Lama, Carlos S.
    Jaaskelainen, Pekka
    Takala, Jarmo
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, PROCEEDINGS, 2009, 5657 : 2 - +