Optimization Of Subthreshold Slope In Submicron MOSFET's For Switching Applications

被引:0
|
作者
Masurkar, Akhil Ulhas [1 ]
Mahadik, Swapnali [1 ]
机构
[1] Fr Conceicao Rodrigues Coll Engn, Bombay 400050, Maharashtra, India
关键词
Sub-threshold; slope; Model; SILVACO;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Scaling transistors into the nano-meter regime has resulted in a dramatic increase in MOS leakage current. Threshold voltages of transistors have scaled to maintain performance at reduced power supply voltages. Increased transistor leakages not only impact the overall power consumed by a CMOS system, but also reduce the margins available for design due to the strong relationship between process variation and leakage power. Therefore it is essential for circuit and system designers to understand the components of leakage, sensitivity of leakage to different design parameters, and leakage mitigation techniques by designing accurate models of short channel devices and simulating the same using the available standard CAD tools. This paper provides ways to optimize the sub-threshold slope in submicron devices which is an important parameter that defines transistor efficiency in switching applications using standard CAD tools like SILVACO and SPICE
引用
收藏
页码:1200 / 1204
页数:5
相关论文
共 50 条
  • [21] Mechanism of Super Steep Subthreshold Slope Characteristics with Body-Tied SOI MOSFET
    Mori, Takayuki
    Ida, Jiro
    2013 18TH INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2013), 2013, : 101 - 104
  • [22] Parametric expression of subthreshold slope using threshold voltage parameters for MOSFET statistical modeling
    Kang, SW
    Min, KS
    Lee, K
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1996, 43 (09) : 1382 - 1386
  • [23] Parametric expression of subthreshold slope using threshold voltage parameters for MOSFET statistical modeling
    Min, KS
    Lee, K
    ICSE '96 - 1996 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 1996, : 50 - 54
  • [24] Double gate-MOSFET subthreshold circuit for ultralow power applications
    Kim, JJ
    Roy, K
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (09) : 1468 - 1474
  • [25] A new substrate current model for submicron MOSFET's
    Kolhatkar, JS
    Dutta, AK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (04) : 861 - 863
  • [26] Possibility of SOI Based Super Steep Subthreshold Slope MOSFET for Ultra Low Voltage Application
    Mori, Takayuki
    Ida, Jiro
    2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [27] Sensitivity Analysis of steep Subthreshold Slope (S-slope) in Junctionless Nanotransistors
    Parihar, Mukta Singh
    Ghosh, Dipankar
    Armstrong, G. Alastair
    Yu, Ran
    Razavi, Pedram
    Das, Samaresh
    Ferain, Isabelle
    Kranti, Abhinav
    2012 12TH IEEE CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2012,
  • [28] MOSFET model analysis for submicron and nanometer bulk-driven applications
    Wang, Shaoxi
    Journal of Computational Information Systems, 2010, 6 (07): : 2277 - 2285
  • [29] MOSFET Model Assessment for Submicron and Nanometer Bulk-Driven Applications
    Wang, Shaoxi
    Rui He
    Zhang, Lihong
    2009 IEEE 22ND CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1 AND 2, 2009, : 664 - 667
  • [30] Double gate MOSFET subthreshold logic for ultra-low power applications
    Kim, JJ
    Roy, K
    2003 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2003, : 97 - 98