A Compact Clock Generator for Heterogeneous GALS MPSoCs in 65-nm CMOS Technology

被引:15
|
作者
Hoeppner, Sebastian [1 ]
Eisenreich, Holger [1 ]
Henker, Stephan [1 ]
Walter, Dennis [1 ]
Ellguth, Georg [1 ]
Schueffny, Rene [1 ]
机构
[1] Tech Univ Dresden, Fac Elect Engn & Informat Technol, Chair Highly Parallel VLSI Syst & Neuromorph Circ, Dresden, Germany
关键词
All-digital phase-locked loop (ADPLL); digitally controlled oscillator (DCO); dynamic voltage and frequency scaling (DVFS); globally asynchronous locally synchronous (GALS); multiprocessor systems-on-chip (MPSoCs); PHASE-LOCKED LOOP; WIDE TUNING RANGE; ALL-DIGITAL PLL; SOC;
D O I
10.1109/TVLSI.2012.2187224
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an all-digital phase-locked loop (ADPLL) clock generator for globally asynchronous locally synchronous (GALS) multiprocessor systems-on-chip (MPSoCs). With its low power consumption of 2.7 mW and ultra small chip area of 0.0078 mm(2) it can be instantiated per core for fine-grained power management like DVFS. It is based on an ADPLL providing a multiphase clock signal from which core frequencies from 83 to 666 MHz with 50% duty cycle are generated by phase rotation and frequency division. The clock meets the specification for DDR2/DDR3 memory interfaces. Additionally, it provides a dedicated high-speed clock up to 4 GHz for serial network-on-chip data links. Core frequencies can be changed arbitrarily within one clock cycle for fast dynamic frequency scaling applications. The performance including statistical analysis of mismatch has been verified by a prototype in 65-nm CMOS technology.
引用
收藏
页码:566 / 570
页数:5
相关论文
共 50 条
  • [31] A Single-ended Simultaneous Bidirectional Transceiver in 65-nm CMOS Technology
    Jeon, Min-Ki
    Yoo, Changsik
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (06) : 817 - 824
  • [32] Compact Switched-Capacitor Power Detector With Frequency Compensation in 65-nm CMOS
    Li, Chenyang
    Boon, Chirn Chye
    Yi, Xiang
    Liang, Zhipeng
    Yang, Kaituo
    IEEE ACCESS, 2020, 8 (08): : 34197 - 34203
  • [33] X_RAY GRADING PROCEDURE FOR CONVENTIONAL 65-nm CMOS TECHNOLOGY
    Kessarinskiy, L. N.
    Davydov, G. G.
    Boychenko, D. V.
    Artamonov, A. S.
    Nikiforov, A. Y.
    Yashanin, I. B.
    2017 INTERNATIONAL SIBERIAN CONFERENCE ON CONTROL AND COMMUNICATIONS (SIBCON) PROCEEDINGS, 2017,
  • [34] A High-Voltage UWB Pulse Generator Using Passive Amplification in 65-nm CMOS
    Gao, Shengkai
    Moez, Kambiz
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (12) : 5530 - 5539
  • [35] A Compact and Low Power Bandpass Amplifier for Low Bandwidth Signal Applications in 65-nm CMOS
    Noshahr, Fereidoon Hashemi
    Sawan, Mohamad
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017,
  • [36] Compact and Low-Loss ESD Protection Design for V-Band RF Applications in a 65-nm CMOS Technology
    Chu, Li-Wei
    Lin, Chun-Yu
    Tsai, Shiang-Yu
    Ker, Ming-Dou
    Song, Ming-Hsiang
    Jou, Chewn-Pu
    Lu, Tse-Hua
    Tseng, Jen-Chou
    Tsai, Ming-Hsien
    Hsu, Tsun-Lai
    Hung, Ping-Fang
    Chang, Tzu-Heng
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2127 - 2130
  • [37] A K-band LC Voltage Controlled Oscillator in 65-nm CMOS technology
    Leng, Huinan
    Zhu, Fang
    2022 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY (ICMMT), 2022,
  • [38] Design of bioinspired tripartite synapse analog integrated circuit in 65-nm CMOS Technology
    Tir, Shohreh
    Shalchian, Majid
    Moezzi, Mohsen
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (03) : 1313 - 1328
  • [39] Design of bioinspired tripartite synapse analog integrated circuit in 65-nm CMOS Technology
    Shohreh Tir
    Majid Shalchian
    Mohsen Moezzi
    Journal of Computational Electronics, 2020, 19 : 1313 - 1328
  • [40] SRAM design on 65-nm CMOS technology with dynamic sleep transistor for leakage reduction
    Zhang, K
    Bhattacharya, U
    Chen, ZP
    Hamzaoglu, F
    Murray, D
    Vallepalli, N
    Wang, Y
    Zheng, B
    Bohr, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (04) : 895 - 901