Completion detection in dual-rail asynchronous systems by current-sensing

被引:0
|
作者
Nagy, L. [1 ]
Stopjakova, V. [1 ]
Zalusky, R. [1 ]
机构
[1] Slovak Univ Technol Bratislava, Inst Elect & Photon, Bratislava 81219, Slovakia
关键词
Completion detection; Current sensing; Low power; Asynchronous systems; Dual-rail systems;
D O I
10.1016/j.mejo.2013.03.014
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, we address a novel methodology of detecting a computation completion of the combinatorial block in asynchronous digital systems. The proposed methodology is based on well-known phenomenon that occurs in digital systems realized in CMOS technology. CMOS logic circuits exhibit significantly higher current consumption during the signal transitions than in the static state. This effect can be exploited to separate the idle state from the computation process. The paper presents fundamental background of the completion detection methodology, detailed description of developed current sensor circuitry, achieved simulation results as well as the comparison with the state-of-the-art methods of completion detection and previous research that has been done in this scientific area. (C) 2013 Elsevier Ltd. All rights reserved.
引用
收藏
页码:538 / 544
页数:7
相关论文
共 50 条
  • [1] Current Sensing Completion Detection In Dual-Rail Asynchronous Systems
    Nagy, Lukas
    Stopjakova, Viera
    2012 IEEE 15TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2012, : 38 - 41
  • [2] CURRENT SENSING COMPLETION DETECTION IN SINGLE-RAIL ASYNCHRONOUS SYSTEMS
    Nagy, Lukas
    Stopjakova, Viera
    Brenkus, Juraj
    COMPUTING AND INFORMATICS, 2014, 33 (05) : 1116 - 1138
  • [3] Current-sensing device for completion detection
    Mohammadi, S
    Devos, F
    Dulac, D
    Merigot, A
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1998, 85 (03) : 337 - 344
  • [4] Circuit design for Current-Sensing Completion Detection
    Lampinen, H
    Vainio, O
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A185 - A188
  • [5] Dynamically biased current sensor for current-sensing completion detection
    Lampinen, H
    Vainio, O
    ELECTRONICS LETTERS, 2001, 37 (07) : 408 - 409
  • [6] Test Methodology for Dual-rail Asynchronous Circuits
    Huang, Kuan-Yen
    Shen, Ting-Yu
    Li, Chien-Mo
    PROCEEDINGS OF THE 2017 54TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2017,
  • [7] A method to design compact DUAL-RAIL asynchronous primitives
    Razafindraibe, A
    Robert, M
    Renaudin, M
    Maurine, P
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2005, 3728 : 571 - 580
  • [8] Current sensing completion detection for subthreshold asynchronous circuits
    Akgun, Omer Can
    Leblebici, Yusuf
    Vittoz, Eric A.
    2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, : 376 - 379
  • [9] Delay Measurement of Dual-Rail Asynchronous Circuits for Small-Delay Defect Detection
    Zhang, Wenpo
    Namba, Kazuteru
    Ito, Hideo
    2013 IEEE INTERNATIONAL CONFERENCE OF IEEE REGION 10 (TENCON), 2013,
  • [10] SELF-TIMED LOGIC USING CURRENT-SENSING COMPLETION DETECTION (CSCD)
    DEAN, ME
    DILL, DL
    HOROWITZ, M
    JOURNAL OF VLSI SIGNAL PROCESSING, 1994, 7 (1-2): : 7 - 16