Power-efficient FIR filter architecture design for wireless embedded system

被引:6
|
作者
Lin, SF
Huang, SC
Yang, FS
Ku, CW
Chen, LG
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Dept Elect Engn, Taipei 106, Taiwan
[2] 8TECH Inc, IC Design Grp, Taipei 106, Taiwan
[3] VIVOTEK Inc, DSP Grp, Taipei 106, Taiwan
关键词
canonical signed digit (CSD); direct form; embedded; finite-impulse response (FIR); power-efficient; retiming; wireless;
D O I
10.1109/tcsii.2003.821513
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel approach for implementing power-efficient finite-impulse response (FIR) filters that requires less power consumption than traditional FIR filter implementation in wireless embedded systems. The proposed schemes can be adopted in the direct form FIR filter and achieve a large amount of reduction in the power consumption. By using a combination of proposed methods, balanced-modular techniques with retiming and separated processing data-now scheme with modified canonical signed digit (CSD) representation, experimental results show that the proposed scheme reduce 76% power consumption of the original direct-form structure with slight area overhead.
引用
收藏
页码:21 / 25
页数:5
相关论文
共 50 条
  • [21] Power-efficient asynchronous design
    Liu, Yijun
    Li, Zhenkun
    Chen, Pinghua
    Liu, Guangeong
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 451 - +
  • [22] Energy Efficient Reconfigurable Fir Filter Architecture
    Quraishi, Mahvish
    Alagdeve, V. D.
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 509 - 513
  • [23] Efficient fir filter architecture using fpga
    Jameil A.K.
    Ahmed Y.A.
    Albawi S.
    Recent Advances in Computer Science and Communications, 2020, 13 (01) : 91 - 98
  • [24] Design and implementation in power-efficient and thermal conductivity of vedic processor for embedded applications
    Prema, A.
    Karthikeyan, A.
    Thermal Science and Engineering Progress, 2024, 55
  • [25] A Power-Efficient Gaussian Filter Architecture Using Adder Compressors for Edge Detection Application
    Sahith Guturu
    Anil Kumar Uppugunduru
    Apoorva Sharma
    Syed Ershad Ahmed
    Circuits, Systems, and Signal Processing, 2025, 44 (3) : 1865 - 1886
  • [26] A Power-Efficient Wireless Capacitor Charging System Through an Inductive Link
    Lee, Hyung-Min
    Ghovanloo, Maysam
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (10) : 707 - 711
  • [27] DeAr: A Framework for Power-efficient and Flexible Embedded Digital Signal Processor Design
    Lee, Chi-Ming
    Huang, Yong-Jyun
    Liu, Chih-Wei
    Hsu, Yarsun
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 658 - 661
  • [28] An Area and Power-Efficient Mixed-Mode Fully Programmable FIR Filter for Biomedical Interface Microsystems
    Kassiri, Hossein
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 76 - 79
  • [29] Efficient sparse FIR filter design
    Mattera, D
    Palmieri, F
    Haykin, S
    2002 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-IV, PROCEEDINGS, 2002, : 1537 - 1540
  • [30] Power-Efficient LDPC Code Decoder Architecture
    Shimizu, Kazunori
    Togawa, Nozomu
    Ikenaga, Takeshi
    Goto, Satoshi
    ISLPED'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2007, : 359 - 362