The development of a tapered silicon micro-micromachining process for 3D microsystems packaging

被引:20
|
作者
Ranganathan, N. [1 ,2 ]
Lee, D. Y. [1 ]
Ebin, L. [1 ]
Balasubramanian, N. [1 ]
Prasad, K. [3 ]
Pey, K. L. [2 ]
机构
[1] ASTAR, Inst Microelect, Singapore 117685, Singapore
[2] Nanyang Technol Univ, Sch Elect & Elect Engn, Div Microelect, Singapore 639798, Singapore
[3] Auckland Univ Technol, Dept Elect & Elect Engn, Auckland 1142, New Zealand
关键词
D O I
10.1088/0960-1317/18/11/115028
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
It has been shown that as the aspect ratio of through-silicon vias (TSV) increases, tapering of TSV structure greatly helps in achieving good sidewall coverage for dielectric, barrier and copper seed metal layers to eventually achieve a void-free copper via-filling by electroplating process. In the present work, a novel three-step tapered via etching process has been developed and demonstrated as a viable process for fabricating a void-free through-silicon copper interconnection structure. This paper discusses in great detail about the plasma etch mechanisms responsible for the step-by-step evolution of tapered silicon via the profile angle in the desirable range of 83-87 degrees. It is further shown that the above multi-step etch process enables the formation of void-free copper vias for via depths close to 300 mu m.
引用
收藏
页数:8
相关论文
共 50 条
  • [21] 3D Printed Biohybrid Microsystems
    Prinz, Victor Ya.
    Fritzler, Konstantin B.
    ADVANCED MATERIALS TECHNOLOGIES, 2023, 8 (02)
  • [22] Influence of the redeposition effect for focused ion beam 3D micromachining in silicon
    Fu, YQ
    Bryan, NKA
    Shing, ON
    Hung, NP
    INTERNATIONAL JOURNAL OF ADVANCED MANUFACTURING TECHNOLOGY, 2000, 16 (12): : 877 - 880
  • [23] Micromachining of (hhl) silicon structures: experiments and 3D simulation of etched shapes
    Tellier, CR
    Durand, S
    SENSORS AND ACTUATORS A-PHYSICAL, 1997, 60 (1-3) : 168 - 175
  • [24] Influence of the Redeposition effect for Focused Ion Beam 3D Micromachining in Silicon
    Y.Q. Fu
    N.K.A. Bryan
    O.N. Shing
    N.P. Hung
    The International Journal of Advanced Manufacturing Technology, 2000, 16 : 877 - 880
  • [25] Reference Thermal Chips for 2D and 3D Co-packaging Process Development
    Gupta, Parnika
    Bernson, Robert
    Nudds, Noreen
    Collins, Sean
    Gradkowski, Kamil
    Morrissey, Padraic E.
    O'Brien, Peter
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 2160 - 2165
  • [26] Design, Process Development and Prototyping of 3D Packaging with Multi-Stacked Flip Chips and Peripheral Through Silicon Via Interconnection
    Hon, Ronald
    Lee, S. W. Ricky
    IEMT 2006: 31ST INTERNATIONAL CONFERENCE ON ELECTRONICS MANUFACTURING AND TECHNOLOGY, 2006, : 80 - 85
  • [27] Ultraprecision 3D micromachining of glass
    Takeuchi, Y.
    Sawada, K.
    Sata, T.
    1996, Int Inst for Production Engineering Research, Berne, Switzerland (45)
  • [28] A novel 3D process for single-crystal silicon micro-probe structures
    Park, S
    Kim, B
    Kim, J
    Paik, S
    Choi, BD
    Jung, I
    Chun, K
    Cho, DD
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2002, 12 (05) : 650 - 654
  • [29] A novel semi-SOI fabrication process for integrated 3D micromachining
    Wei, Jia
    Duc, Trinh Chu
    Sarro, Pasqualina M.
    2008 3RD IEEE INTERNATIONAL CONFERENCE ON NANO/MICRO ENGINEERED AND MOLECULAR SYSTEMS, VOLS 1-3, 2008, : 717 - 720
  • [30] 3D thermoelectric structures derived from a new mixed micromachining process
    Du, Chen-Hsun
    Lee, Chengkuo
    1600, (39):